MT29F1G08ABBDAH4-IT:D Micron Technology Inc, MT29F1G08ABBDAH4-IT:D Datasheet - Page 53

no-image

MT29F1G08ABBDAH4-IT:D

Manufacturer Part Number
MT29F1G08ABBDAH4-IT:D
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT29F1G08ABBDAH4-IT:D

Cell Type
NAND
Density
8Gb
Interface Type
Parallel
Address Bus
27b
Operating Supply Voltage (typ)
1.8V
Operating Temp Range
-40C to 85C
Package Type
VFBGA
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
1.95V
Word Size
8b
Number Of Words
128M
Supply Current
20mA
Mounting
Surface Mount
Pin Count
63
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT29F1G08ABBDAH4-IT:D
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
MT29F1G08ABBDAH4-IT:D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT29F1G08ABBDAH4-IT:D
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT29F1G08ABBDAH4-IT:D
Manufacturer:
MIC
Quantity:
20 000
Figure 36: READ PAGE CACHE SEQUENTIAL (31h) Operation
READ PAGE CACHE RANDOM (00h-31h)
PDF: 09005aef83e5ffed
m68a.pdf – Rev. D 06/10 EN
Cycle type
I/O[7:0]
RDY
Command
00h
Page Address M
Address x4
The READ PAGE CACHE RANDOM (00h-31h) command reads the specified block and
page into the data register while the previous page is output from the cache register.
This command is accepted by the die (LUN) when it is ready (RDY = 1, ARDY = 1). It is
also accepted by the die (LUN) during READ PAGE CACHE (31h, 00h-31h) operations
(RDY = 1 and ARDY = 0).
To issue this command, write 00h to the command register, then write n address cycles
to the address register, and conclude by writing 31h to the command register. The col-
umn address in the address specified is ignored. The die (LUN) address must match the
same die (LUN) address as the previous READ PAGE (00h-30h) command or, if applica-
ble, the previous READ PAGE CACHE RANDOM (00h-31h) command.
After this command is issued, R/B# goes LOW and the die (LUN) is busy
(RDY = 0, ARDY = 0) for
busy with a cache operation (RDY = 1, ARDY = 0), indicating that the cache register is
available and that the specified page is copying from the NAND Flash array to the data
register. At this point, data can be output from the cache register beginning at column
address 0. The RANDOM DATA READ (05h-E0h) command can be used to change the
column address of the data being output from the cache register.
Command
30h
t WB
t R
RR
Command
31h
t WB
t
RCBSY. After
t RCBSY
53
t RR
t
RCBSY, R/B# goes HIGH and the die (LUN) is
D
Micron Technology, Inc. reserves the right to change products or specifications without notice.
D0
OUT
1Gb x8, x16: NAND Flash Memory
Page M
D
OUT
D
Dn
OUT
Command
© 2010 Micron Technology, Inc. All rights reserved.
31h
t WB
Read Operations
t RCBSY
t RR
Page M+1
D
D0
OUT

Related parts for MT29F1G08ABBDAH4-IT:D