LC4256ZE-B-EVN Lattice, LC4256ZE-B-EVN Datasheet - Page 4

no-image

LC4256ZE-B-EVN

Manufacturer Part Number
LC4256ZE-B-EVN
Description
Programmable Logic Development Tools ispMACH 4256ZE Breakout Board
Manufacturer
Lattice
Series
ispMACH®r
Type
CPLDr

Specifications of LC4256ZE-B-EVN

Contents
Board, Cable
Lead Free Status / Rohs Status
 Details
For Use With/related Products
LC4256ZE-5TN144C
Lattice Semiconductor
Figure 2. Generic Logic Block
AND Array
The programmable AND Array consists of 36 inputs and 83 output product terms. The 36 inputs from the GRP are
used to form 72 lines in the AND Array (true and complement of the inputs). Each line in the array can be con-
nected to any of the 83 output product terms via a wired-AND. Each of the 80 logic product terms feed the logic
allocator with the remaining three control product terms feeding the Shared PT Clock, Shared PT Initialization and
Shared PT OE. The Shared PT Clock and Shared PT Initialization signals can optionally be inverted before being
fed to the macrocells.
Every set of five product terms from the 80 logic product terms forms a product term cluster starting with PT0.
There is one product term cluster for every macrocell in the GLB. Figure 3 is a graphical representation of the AND
Array.
from GRP
36 Inputs
4
Generator
Clock
ispMACH 4000V/B/C/Z Family Data Sheet
To GRP
1+OE
1+OE
1+OE
1+OE
1+OE
1+OE
1+OE
1+OE
Output Enable
Product Term
Sharing
To

Related parts for LC4256ZE-B-EVN