W9751G6IB-3 Winbond Electronics, W9751G6IB-3 Datasheet - Page 26

no-image

W9751G6IB-3

Manufacturer Part Number
W9751G6IB-3
Description
Manufacturer
Winbond Electronics
Type
DDR2 SDRAMr
Datasheet

Specifications of W9751G6IB-3

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
450ps
Maximum Clock Rate
667MHz
Operating Supply Voltage (typ)
1.8V
Package Type
WBGA
Operating Temp Range
0C to 85C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
160mA
Pin Count
84
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W9751G6IB-3
Manufacturer:
Winbond
Quantity:
178
Part Number:
W9751G6IB-3
Manufacturer:
NEC
Quantity:
2 479
Part Number:
W9751G6IB-3
Manufacturer:
WB
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
NANYA
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W9751G6IB-3
Quantity:
20 226
7.4.5
One write data mask (DM) pin for each 8 data bits (DQ) will be supported on DDR2 SDRAM,
consistent with the implementation on DDR1 SDRAM. It has identical timings on write operations as
the data bits, and though used in a unidirectional manner, is internally loaded identically to data bits to
insure matched system timing. DM is not used during read cycles. (Example timing waveform refer to
10.15 Write operation with Data Mask diagram in Chapter 10)
7.5
Read or Write burst interruption is prohibited for burst length of 4 and only allowed for burst length of 8
under the following conditions:
(Example timing waveforms refer to 10.13 and 10.14 Burst read and write interrupt timing diagram in
Chapter 10)
1. Read burst of 8 can only be interrupted by another Read command. Read burst interruption by
2. Write burst of 8 can only be interrupted by another Write command. Write burst interruption by
3. Read burst interrupt must occur exactly two clocks after the previous Read command. Any other
4. Write burst interrupt must occur exactly two clocks after the previous Write command. Any other
5. Read or Write burst interruption is allowed to any bank inside the DDR2 SDRAM.
6. Read or Write burst with Auto-precharge enabled is not allowed to interrupt.
7. Read burst interruption is allowed by a Read with Auto-precharge command.
8. Write burst interruption is allowed by a Write with Auto-precharge command.
9. All command timings are referenced to burst length set in the mode register. They are not
Burst Interrupt
Write or Precharge Command is prohibited.
Read or Precharge Command is prohibited.
Read burst interrupt timings are prohibited.
Write burst interrupt timings are prohibited.
referenced to the actual burst. For example below:
Write data mask
Minimum Read to Precharge timing is AL + BL/2 where BL is the burst length set in the
mode register and not the actual burst (which is shorter because of interrupt).
Minimum Write to Precharge timing is WL + BL/ 2 + t
clock after the un-interrupted burst end and not from the end of the actual burst end.
- 26 -
WR
Publication Release Date: Oct. 23, 2009
, where t
WR
W9751G6IB
starts with the rising
Revision A06

Related parts for W9751G6IB-3