LAN9500-ABZJ SMSC, LAN9500-ABZJ Datasheet - Page 17

IC USB 2.0 ETHER CTRLR 56-QFN

LAN9500-ABZJ

Manufacturer Part Number
LAN9500-ABZJ
Description
IC USB 2.0 ETHER CTRLR 56-QFN
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheets

Specifications of LAN9500-ABZJ

Controller Type
USB 2.0 Controller
Interface
MII
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
78mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-QFN
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
IEEE 802.3 or IEEE 802.3u
Data Rate
10 Mbps or 100 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
0 V
Supply Current (max)
97.5 mA, 135.2 mA
Maximum Operating Temperature
+ 70 C
Ethernet Connection Type
10BASE-T or 100BASE-TX
Maximum Power Dissipation
0.6657 W (Typ)
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1071

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9500-ABZJ
Manufacturer:
SMSC
Quantity:
591
Part Number:
LAN9500-ABZJ
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN9500-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
USB 2.0 to 10/100 Ethernet Controller
Datasheet
SMSC LAN950x Family
NUM PINS
1
1
1
1
1
(Internal PHY
Receive Data
(Internal PHY
(Internal PHY
Receive Data
(Internal PHY
Receive Data
(Internal PHY
Receive Data
Mode Select
PHY Mode)
PHY Mode)
PHY Mode)
PHY Mode)
PHY Mode)
PHY Reset
Port Reset
JTAG Test
JTAG Test
JTAG Test
JTAG Test
JTAG Test
Data Input
Data Out
(External
(External
(External
(External
(External
NAME
Mode)
Mode)
Mode)
Mode)
Mode)
Clock
0
1
2
3
nPHY_RST
SYMBOL
nTRST
RXD0
RXD1
RXD2
RXD3
TDO
TCK
TMS
TDI
Table 3.3 JTAG Pins
DATASHEET
BUFFER
TYPE
(PU)
(PD)
(PU)
(PD)
(PU)
(PD)
(PU)
(PD)
O8
O8
IS
IS
IS
IS
IS
IS
IS
IS
17
In internal PHY mode, this active-low pin
functions as the JTAG test port reset input.
In external PHY mode, this pin functions as the
receive data 0 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG data output.
In external PHY mode, this active-low pin
functions as the PHY reset output.
In internal PHY mode, this pin functions as the
JTAG test clock. The maximum operating
frequency of this clock is 25MHz.
In external PHY mode, this pin functions as the
receive data 1 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG test mode select.
In external PHY mode, this pin functions as the
receive data 2 input from the external PHY.
In internal PHY mode, this pin functions as the
JTAG data input.
In external PHY mode, this pin functions as the
receive data 3 input from the external PHY.
DESCRIPTION
Revision 1.0 (05-17-10)

Related parts for LAN9500-ABZJ