ATF16V8BQL-15PU Atmel, ATF16V8BQL-15PU Datasheet - Page 10

IC PLD 15NS 20DIP

ATF16V8BQL-15PU

Manufacturer Part Number
ATF16V8BQL-15PU
Description
IC PLD 15NS 20DIP
Manufacturer
Atmel
Datasheets

Specifications of ATF16V8BQL-15PU

Programmable Type
EE PLD
Number Of Macrocells
8
Voltage - Input
5V
Speed
15ns
Mounting Type
Through Hole
Package / Case
20-DIP (0.300", 7.62mm)
Delay Time
15 ns
Logic Family
ATF16V8BQL
Maximum Operating Frequency
62 MHz
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
Through Hole
Number Of Product Terms Per Macro
8
Number Of Programmable I/os
8
Operating Supply Voltage
5 V
Supply Current
20 mA (Typ)
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Circuit Type
Electrically Erasable
Current, Supply
20 mA
Logic Function
Programmable
Logic Type
PLD
Package Type
PDIP-20
Special Features
High Speed, Security Fuse
Temperature, Operating, Range
-40 to +85 °C
Voltage, Supply
5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATF16V8BQL-15PU
Manufacturer:
ATMEL
Quantity:
27
Part Number:
ATF16V8BQL-15PU
Manufacturer:
AT
Quantity:
20 000
11.1
10
ATF16V8B Registered Mode
ATF16V8B/BQ/BQL
PAL Device Emulation/PAL Replacement. The registered mode is used if one or more regis-
ters are required. Each macrocell can be configured as either a registered or combinatorial
output or I/O, or as an input. For a registered output or I/O, the output is enabled by the OE pin,
and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term.
For a combinatorial output or I/O, the output enable is controlled by a product term, and seven
product terms are allocated to the sum term. When the macrocell is configured as an input, the
output enable is permanently disabled.
Any register usage will make the compiler select this mode. The following registered devices
can be emulated using this mode:
16R8
16R6
16R4
Figure 11-1. Registered Configuration for Registered Mode
Notes:
Figure 11-2. Combinatorial Configuration for Registered Mode
Notes:
1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common OE for the reg-
2. The development software configures all the architecture control bits and checks for proper pin
1. Pin 1 and Pin 11 are permanently configured as CLK and OE.
2. The development software configures all the architecture control bits and checks for proper pin
16RP8
16RP6
16RP4
istered outputs. Pin 1 and Pin 11 are permanently configured as CLK and OE.
usage automatically.
usage automatically.
(1)(2)
(1)(2)
0364J–PLD–7/05

Related parts for ATF16V8BQL-15PU