Z8018220AEG Zilog, Z8018220AEG Datasheet - Page 21

IC 20MHZ STATIC MIMIC 100-VQFP

Z8018220AEG

Manufacturer Part Number
Z8018220AEG
Description
IC 20MHZ STATIC MIMIC 100-VQFP
Manufacturer
Zilog
Datasheet

Specifications of Z8018220AEG

Processor Type
Z180
Features
Smart Peripheral Controller
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Program Memory Type
ROMLess
Interface Type
UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
24
Number Of Timers
2
Operating Supply Voltage
4.5 V to 5.5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4693
Z8018220AEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018220AEG
Manufacturer:
Intersil
Quantity:
95
Part Number:
Z8018220AEG
Manufacturer:
Zilog
Quantity:
10 000
16550 MIMIC INTERFACE FUNCTIONAL DESCRIPTION
The Z80182/Z8L182 has a 16550 MIMIC interface that
allows it to mimic the 16550 device. It has all the interface
pins necessary to connect to the PC/XT/AT bus. It contains
the complete register set of the part with the same interrupt
structure. The data path allows parallel transfer of data to
and from the register set by the internal Z80180 of the
Z80182/Z8L182. There is no shift register associated with
the mimic of the 16550 UART. This interface saves the
application from doing a serial transfer before performing
data compression or error correction on the data.
Control of the register set is maintained by six priority
encoded interrupts to the Z80182/Z8L182. When the PC/
XT/AT writes to THR, MCR, LCR, DLL, DLM, FCR or reads
the RBR, an interrupt to the Z80182/Z8L182 is generated.
Each interrupt can be individually masked off or all interrupts
can be disabled by writing a single bit. Both mode 0 and
mode 2 interrupts are supported by the 16550 MIMIC
interface.
DS971820600
Zilog
PC DMA CNTL
PC IRQ
PC
Addr/Decode
PC
Databus
or PC Side Interface
16550 MIMIC Side
1
4
8
2
16550 MIMIC
Register Set
Figure 6. 16550 MIMIC Block Diagram
PC IRQ
PS009801-0301
P R E L I M I N A R Y
6
Two eight-bit timers are also available to control the data
transfer rate of the 16550 MIMIC interface. Their input is
tied to the ESCC channel B divide clock, so a down count
of 24 bits is possible. An additional two eight bit timers are
available for programming the FIFO timeout feature (Four
Character Time Emulation) for both Receive and Transmit
FIFO’s.
The 16550 MIMIC interface supports the PC/XT/AT interrupt
structure as well as an additional mode that allows for a
wired Logic AND interrupt structure.
The 16550 MIMIC interface is also capable of high speed
parallel DMA transfers by using two control lines and the
transmit and receive registers of the 16550 MIMIC interface.
All registers of the 16550 MIMIC interface are accessible
in any page of I/O space since only the lowest eight
address lines are decoded. See Figure 6 for a block
diagram of the 16550 MIMIC interface.
Databus
Transmit
Receive
Z80180
Control
Timer
Timer
Control
IRQ
DMA
Register
Control/
Z
Config
ILOG
Databus
Z80180
I
Z80180
NTELLIGENT
Control
DMA
8
2
MPU Side
Z80182/Z8L182
Interface
Z80180
Address
P
ERIPHERAL
3-21

Related parts for Z8018220AEG