XC6SLX25T-3CSG324I Xilinx Inc, XC6SLX25T-3CSG324I Datasheet - Page 4
XC6SLX25T-3CSG324I
Manufacturer Part Number
XC6SLX25T-3CSG324I
Description
IC FPGA SPARTAN 6 24K 324CSGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXTr
Specifications of XC6SLX25T-3CSG324I
Number Of Logic Elements/cells
24051
Number Of Labs/clbs
1879
Total Ram Bits
958464
Number Of I /o
190
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
324-LFBGA, CSPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
XC6SLX25T-3CSG324I
Manufacturer:
MICROCHIP
Quantity:
4 460
Company:
Part Number:
XC6SLX25T-3CSG324I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX25T-3CSG324I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Table 4: DC Characteristics Over Recommended Operating Conditions
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
2.
3.
4.
R
Symbol
IN_TERM
V
I
V
R
BATT
DRAUX
Maximum value specified for worst case process at 25°C. XC6SLX75, XC6SLX75T, XC6SLX100, XC6SLX100T, XC6SLX150, and XC6SLX150T
only.
Refer to IBIS models for R
V
Termination resistance to a V
I
I
DRINT
I
C
I
RPU
RPD
REF
DT
HS
CCO2
I
L
IN
(2)
(1)
(4)
is not required for data retention. The minimum V
Data retention V
Data retention V
V
Input or output leakage current per pin (sample-tested)
Leakage current on pins during hot
socketing with FPGA unpowered
Die input capacitance at the pad
Pad pull-up (when selected) @ V
Pad pull-up (when selected) @ V
Pad pull-up (when selected) @ V
Pad pull-up (when selected) @ V
Pad pull-up (when selected) @ V
Pad pull-down (when selected) @ V
Pad pull-down (when selected) @ V
Battery supply current
Resistance of optional input differential termination circuit, V
Thevenin equivalent resistance of programmable input termination
(UNTUNED_SPLIT_25)
Thevenin equivalent resistance of programmable input termination
(UNTUNED_SPLIT_50)
Thevenin equivalent resistance of programmable input termination
(UNTUNED_SPLIT_75)
REF
leakage current per pin
DT
CCO
variation and for values at V
CCINT
CCAUX
/2 level.
voltage (below which configuration data might be lost)
voltage (below which configuration data might be lost)
IN
IN
IN
IN
IN
= 0V, V
= 0V, V
= 0V, V
= 0V, V
= 0V, V
IN
IN
Description
= V
= V
CCO2
CCAUX
All pins except PROGRAM_B, DONE, and
JTAG pins when HSWAPEN = 1
PROGRAM_B, DONE, and JTAG pins, or other
pins when HSWAPEN = 0
CCO
CCO
CCO
CCO
CCO
CCO
CCO
for power-on reset and configuration is 1.65V.
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
, V
, V
= 2.5V. IBIS values for R
= 3.3V or V
= 2.5V or V
= 1.8V
= 1.5V
= 1.2V
CCAUX
CCAUX
= 3.3V
= 2.5V
CCAUX
CCAUX
CCAUX
= 3.3V
= 2.5V
= 3.3V
DT
are valid for all temperature ranges.
Min
–10
–10
–20
200
140
200
120
0.8
2.0
60
40
12
23
39
56
–
–
–
I
HS
Typ
100
+ I
25
50
75
–
–
–
–
–
–
–
–
–
–
–
–
–
–
RPU
Max
500
350
200
150
100
550
400
150
109
10
10
20
10
55
72
–
–
–
Units
µA
µA
µA
µA
pF
µA
µA
µA
µA
µA
µA
µA
nA
V
V
4