XC6SLX25T-2CSG324I Xilinx Inc, XC6SLX25T-2CSG324I Datasheet - Page 38

no-image

XC6SLX25T-2CSG324I

Manufacturer Part Number
XC6SLX25T-2CSG324I
Description
IC FPGA SPARTAN 6 24K 324CSGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXTr
Datasheet

Specifications of XC6SLX25T-2CSG324I

Package / Case
324-CSPBGA, 324-LFBGA
Mounting Type
Surface Mount
Voltage - Supply
1 V ~ 3.6 V
Operating Temperature
-40°C ~ 100°C
Number Of I /o
190
Number Of Logic Elements/cells
24051
Package
324CSBGA
Family Name
Spartan®-6
Device Logic Cells
24051
Device Logic Units
15000
Number Of Registers
30064
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
190
Ram Bits
958464
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX25T-2CSG324I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX25T-2CSG324I
Manufacturer:
XILINX
0
Part Number:
XC6SLX25T-2CSG324I
0
Input Serializer/Deserializer Switching Characteristics
Table 36: ISERDES2 Switching Characteristics
Output Serializer/Deserializer Switching Characteristics
Table 37: OSERDES2 Switching Characteristics
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
Setup/Hold for Control Lines
T
T
Setup/Hold for Data Lines
T
T
T
T
T
Sequential Delays
T
F
Setup/Hold
T
T
T
T
Sequential Delays
T
T
F
ISCCK_BITSLIP
ISCCK_CE
ISDCK_D
ISDCK_DDLY
ISDCK_D_DDR
ISDCK_DDLY_DDR
ISCKD_DDLY_DDR
ISCKO_Q
CLKDIV
OSDCK_D
OSDCK_T
OSCCK_OCE
OSCCK_TCE
OSCKO_OQ
OSCKO_TQ
CLKDIV
T
OSDCK_T2
/T
/T
/T
/ T
Symbol
ISCKD_D
OSCKD_T
OSCKD_D
Symbol
/T
/T
/T
ISCKC_CE
/T
OSCKC_TCE
/ T
/T
OSCKC_OCE
ISCKD_DDLY
OSCKD_T2
ISCKD_D_DDR
ISCKC_BITSLIP
/
(1)
(T input setup/hold with respect to CLKDIV) are reported as T
D input Setup/Hold with respect to CLKDIV
T input Setup/Hold with respect to CLK
OCE input Setup/Hold with respect to CLK
TCE input Setup/Hold with respect to CLK
Clock to out from CLK to OQ
Clock to out from CLK to TQ
CLKDIV maximum frequency
BITSLIP pin Setup/Hold with respect to CLKDIV
CE pin Setup/Hold with respect to CLK
D pin Setup/Hold with respect to CLK
DDLY pin Setup/Hold with respect to CLK (using
IODELAY2)
D pin Setup/Hold with respect to CLK at DDR mode
D pin Setup/Hold with respect to CLK at DDR mode
(using IODELAY2)
CLKDIV to out at Q pin
CLKDIV maximum frequency
Description
Description
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
OSDCK_T
/T
OSCKD_T
–0.03
–0.09
–0.47
–0.15
–0.25
–0.40
–0.03
–0.05
–0.03
–0.08
0.16
0.71
0.24
0.30
0.04
0.48
1.30
1.02
1.03
0.12
0.14
0.94
0.94
270
270
-3
-3
in TRACE report.
–0.09
–0.42
–0.05
–0.25
–0.03
–0.40
262.5
–0.05
–0.03
–0.08
262.5
–0.03
Speed Grade
Speed Grade
0.20
0.71
0.25
0.42
0.16
0.53
1.44
1.17
1.13
0.15
0.17
1.11
1.11
-3N
-3N
–0.09
–0.42
–0.05
–0.25
–0.03
–0.40
–0.03
–0.05
–0.03
–0.08
0.31
0.97
0.29
0.56
0.18
0.71
2.02
1.27
1.23
0.24
0.27
1.51
1.51
250
250
-2
-2
–0.14
–0.71
–0.05
–0.54
–0.05
–0.71
–0.02
–0.05
–0.17
–0.16
0.34
1.39
0.09
0.67
0.12
0.86
2.22
0.23
0.24
0.28
0.31
1.89
1.91
125
125
-1L
-1L
Units
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
38

Related parts for XC6SLX25T-2CSG324I