XA3S100E-4VQG100Q Xilinx Inc, XA3S100E-4VQG100Q Datasheet - Page 20

IC FPGA SPARTAN-3E 100K 100-VQFP

XA3S100E-4VQG100Q

Manufacturer Part Number
XA3S100E-4VQG100Q
Description
IC FPGA SPARTAN-3E 100K 100-VQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3E XAr
Datasheet

Specifications of XA3S100E-4VQG100Q

Number Of Logic Elements/cells
2160
Number Of Labs/clbs
240
Total Ram Bits
73728
Number Of I /o
66
Number Of Gates
100000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 125°C
Package / Case
100-TQFP
Package
100VTQFP
Family Name
XA Spartan™-3E
Device Logic Units
2160
Device System Gates
100000
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
66
Ram Bits
73728
Re-programmability Support
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S100E-4VQG100Q
Manufacturer:
XILINX
Quantity:
2 960
Part Number:
XA3S100E-4VQG100Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S100E-4VQG100Q
Manufacturer:
XILINX
0
Part Number:
XA3S100E-4VQG100Q
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S100E-4VQG100Q0100
Manufacturer:
XILINX
0
Configurable Logic Block Timing
Table 20: CLB (SLICEM) Timing
DS635 (v2.0) September 9, 2009
Product Specification
Notes:
1.
Clock-to-Output Times
T
Setup Times
T
T
Hold Times
T
T
Clock Timing
T
T
F
Propagation Times
T
Set/Reset Pulse Width
T
AS
AH
CKO
DICK
CKDI
CH
CL
TOG
ILO
RPW_CLB
The numbers in this table are based on the operating conditions set forth in
Symbol
R
When reading from the FFX (FFY) Flip-Flop, the time from the active
transition at the CLK input to data appearing at the XQ (YQ) output
Time from the setup of data at the F or G input to the active transition
at the CLK input of the CLB
Time from the setup of data at the BX or BY input to the active
transition at the CLK input of the CLB
Time from the active transition at the CLK input to the point where
data is last held at the F or G input
Time from the active transition at the CLK input to the point where
data is last held at the BX or BY input
The High pulse width of the CLB’s CLK signal
The Low pulse width of the CLK signal
Toggle frequency (for export control)
The time it takes for data to travel from the CLB’s F (G) input to the X
(Y) output
The minimum allowable pulse width, High or Low, to the CLB’s SR
input
Description
www.xilinx.com
Table
6.
-4 Speed Grade
0.52
1.81
0.80
0.80
1.80
Min
0
0
0
-
-
Max
0.60
0.76
572
-
-
-
-
-
-
-
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
20

Related parts for XA3S100E-4VQG100Q