EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 223

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
Chapter 7: External Memory Interfaces in Stratix IV Devices
Memory Interfaces Pin Support
Memory Interfaces Pin Support
February 2011 Altera Corporation
f
f
f
1
A typical memory interface requires data (D, Q, or DQ), data strobe (DQS/CQ and
DQSn/CQn), address, command, and clock pins. Some memory interfaces use data
mask (DM, BWSn, or NWSn) pins to enable write masking and QVLD pins to indicate
that the read data is ready to be captured. This section describes how Stratix IV
devices support all these different pins.
If you have more than one clock pair, you must place them in the same DQ group. For
example, if you have two clock pairs, you must place both of them in the same ×4
DQS group.
For more information about pin connections, refer to the
Device Family Pin Connection
For more information about pin planning and pin connections between a Stratix IV
device and an external memory device, refer to the
Handbook.
DDR3, DDR2, DDR SDRAM, and RLDRAM II devices use the CK and CK# signals to
capture the address and command signals. Generate these signals to mimic the
write-data strobe using Stratix IV DDR I/O registers (DDIOs) to ensure that the
timing relationships between the CK/CK# and DQS signals (t
DDR3, DDR2, and DDR SDRAM devices or t
QDR II+ and QDR II SRAM devices use the same clock (K/K#) to capture write data,
address, and command signals.
Memory clock pins in Stratix IV devices are generated using a DDIO register going to
differential output pins (refer to
DIFFIO_TX, or DIFFIO_RX prefixes.
For more information about which pins to use for memory clock pins, refer to the
External Memory Interface
Handbook.
Guidelines.
Figure
7–2), marked in the pin table with DIFFOUT,
CKDK
in RLDRAM II devices) are met.
External Memory Interface
Stratix IV GX and Stratix IV E
Stratix IV Device Handbook Volume 1
DQSS
, t
DSS
, and t
DSH
in
7–3

Related parts for EP4SE530H35C2N