EP1SGX25DF1020C5 Altera, EP1SGX25DF1020C5 Datasheet - Page 55

no-image

EP1SGX25DF1020C5

Manufacturer Part Number
EP1SGX25DF1020C5
Description
IC STRATIX GX FPGA 25K 1020-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF1020C5

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
607
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
25660
# I/os (max)
607
Frequency (max)
5GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
25660
Ram Bits
1944576
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF1020C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C5
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF1020C5
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP1SGX25DF1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C5N
Manufacturer:
ALTERA
0
Figure 3–5. Source-Synchronous DPA Circuitry
Note to
(1)
Altera Corporation
August 2005
Both deserializers are identical. The deserializer operation is described in the
section.
Figure
rx_inclock_p
rx_inclock_n
3–5:
rx_in+
rx_in-
Receiver Circuit
DPA Block Overview
Each Stratix GX receiver channel features a DPA block. The block contains
a dynamic phase selector for phase detection and selection, a SERDES, a
synchronizer, and a data realigner circuit. You can bypass the dynamic
phase aligner without affecting the basic source-synchronous operation
of the channel by using a separate deserializer shown in
The dynamic phase aligner uses both the source clock and the serial data.
The dynamic phase aligner automatically and continuously tracks
fluctuations caused by system variations and self-adjusts to eliminate the
phase skew between the multiplied clock and the serial data.
shows the relationship between Stratix GX source-synchronous circuitry
and the Stratix GX source-synchronous circuitry with DPA.
PLL
×W
8
×1
Dynamic
Aligner
Phase
Deserializer
Deserializer (1)
(1)
Source-Synchronous Signaling With DPA
Stratix GX Device Handbook, Volume 1
“Principles of SERDES Operation”
Stratix GX
Logic
Array
Figure
Figure 3–5
3–5.
3–5

Related parts for EP1SGX25DF1020C5