EP4CE40F29C6N Altera, EP4CE40F29C6N Datasheet - Page 40

no-image

EP4CE40F29C6N

Manufacturer Part Number
EP4CE40F29C6N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C6N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Cyclone IV
Number Of Logic Blocks/elements
39600
Logic Cells
39600
Ram Bits
1161216
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C6N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C6N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C6N
0
1–40
Table 1–46. Glossary (Part 3 of 5)
Cyclone IV Device Handbook, Volume 3
Letter
S
T
Single-ended
voltage-
referenced I/O
Standard
SW (Sampling
Window)
t
Channel-to-
channel-skew
(TCCS)
tcin
t
tcout
t
t
t
Timing Unit
Interval (TUI)
t
t
t
tpllcin
tpllcout
C
CO
DUTY
FALL
H
INJITTER
OUTJITTER_DEDCLK
OUTJITTER_IO
Term
The JEDEC standard for SSTl and HSTL I/O standards defines both the AC and DC input signal
values. The AC values indicate the voltage levels at which the receiver must meet its timing
specifications. The DC values indicate the voltage levels at which the final logic state of the
receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver
changes to the new logic state. The new logic state is then maintained as long as the input stays
beyond the DC threshold. This approach is intended to provide predictable receiver timing in the
presence of input waveform ringing.
High-speed I/O block: The period of time during which the data must be valid to capture it
correctly. The setup and hold times determine the ideal strobe position in the sampling window.
High-speed receiver and transmitter input and output clock period.
High-speed I/O block: The timing difference between the fastest and slowest output edges,
including t
Delay from the clock pad to the I/O input register.
Delay from the clock pad to the I/O output.
Delay from the clock pad to the I/O output register.
High-speed I/O block: Duty cycle on high-speed transmitter output clock.
Signal high-to-low transition time (80–20%).
Input register hold time.
High-speed I/O block: The timing budget allowed for skew, propagation delays, and data sampling
window. (TUI = 1/(Receiver Input Clock Frequency Multiplication Factor) = t
Period jitter on the PLL clock input.
Period jitter on the dedicated clock output driven by a PLL.
Period jitter on the general purpose I/O driven by a PLL.
Delay from the PLL inclk pad to the I/O input register.
Delay from the PLL inclk pad to the I/O output register.
V
V
CO
OH
OL
variation and clock skew. The clock is included in the TCCS measurement.
Definitions
V
REF
Chapter 1: Cyclone IV Device Datasheet
© December 2010 Altera Corporation
V
V
IH(DC)
IL(DC)
C
/w).
V
V
IH ( AC )
IL(AC )
V
CCIO
V
Glossary
SS

Related parts for EP4CE40F29C6N