EP4CE40F29C7N Altera, EP4CE40F29C7N Datasheet - Page 85

no-image

EP4CE40F29C7N

Manufacturer Part Number
EP4CE40F29C7N
Description
IC CYCLONE IV E FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C7N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2685

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE40F29C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C7N
0
Part Number:
EP4CE40F29C7N.
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N?
Manufacturer:
ALTERA
0
Chapter 5: Clock Networks and PLLs in Cyclone IV Devices
Clock Feedback Modes
No Compensation Mode
© December 2010 Altera Corporation
In no compensation mode, the PLL does not compensate for any clock networks. This
provides better jitter performance because clock feedback into the PFD does not pass
through as much circuitry. Both the PLL internal and external clock outputs are phase
shifted with respect to the PLL clock input.
Figure 5–13
this mode.
Figure 5–13. Phase Relationship Between PLL Clocks in No Compensation Mode
Notes to
(1) Internal clocks fed by the PLL are phase
(2) The PLL clock outputs can lead or lag the PLL input clocks.
Figure
shows a waveform example of the phase relationship of the PLL clock in
5–13:
PLL Reference
Clock at the Input Pin
PLL Clock at the
Register Clock Port
(1), (2)
External PLL Clock
Outputs
(2)
Phase Aligned
-
aligned to each other.
Cyclone IV Device Handbook, Volume 1
5–23

Related parts for EP4CE40F29C7N