EP1C6T144I7 Altera, EP1C6T144I7 Datasheet - Page 45

IC CYCLONE FPGA 5980 LE 144-TQFP

EP1C6T144I7

Manufacturer Part Number
EP1C6T144I7
Description
IC CYCLONE FPGA 5980 LE 144-TQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C6T144I7

Number Of Logic Elements/cells
5980
Number Of Labs/clbs
598
Total Ram Bits
92160
Number Of I /o
98
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1059

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C6T144I7
Manufacturer:
ALTERA
Quantity:
6
Part Number:
EP1C6T144I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C6T144I7
Manufacturer:
ALTERA
0
Part Number:
EP1C6T144I7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C6T144I7N
Manufacturer:
ALTERA
Quantity:
13
Part Number:
EP1C6T144I7N
Manufacturer:
ALTERA
Quantity:
1 045
Part Number:
EP1C6T144I7N
Manufacturer:
ALTERA
Quantity:
1 507
Part Number:
EP1C6T144I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C6T144I7N
Manufacturer:
ALTERA
0
Part Number:
EP1C6T144I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
I/O Structure
Altera Corporation
May 2008
IOEs support many features, including:
Cyclone device IOEs contain a bidirectional I/O buffer and three registers
for complete embedded bidirectional single data rate transfer.
Figure 2–27
register, one output register, and one output enable register. You can use
the input registers for fast setup times and output registers for fast
clock-to-output times. Additionally, you can use the output enable (OE)
register for fast clock-to-output enable timing. The Quartus II software
automatically duplicates a single OE register that controls multiple
output or bidirectional pins. IOEs can be used as input, output, or
bidirectional pins.
Differential and single-ended I/O standards
3.3-V, 64- and 32-bit, 66- and 33-MHz PCI compliance
Joint Test Action Group (JTAG) boundary-scan test (BST) support
Output drive strength control
Weak pull-up resistors during configuration
Slew-rate control
Tri-state buffers
Bus-hold circuitry
Programmable pull-up resistors in user mode
Programmable input and output delays
Open-drain outputs
DQ and DQS I/O pins
shows the Cyclone IOE structure. The IOE contains one input
I/O Structure
Preliminary
2–39

Related parts for EP1C6T144I7