EP3C5E144I7N Altera, EP3C5E144I7N Datasheet - Page 90

IC CYCLONE III FPGA 5K 144 EQFP

EP3C5E144I7N

Manufacturer Part Number
EP3C5E144I7N
Description
IC CYCLONE III FPGA 5K 144 EQFP
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C5E144I7N

Number Of Logic Elements/cells
5136
Number Of Labs/clbs
321
Total Ram Bits
423936
Number Of I /o
94
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-EQFP
Family Name
Cyclone III
Number Of Logic Blocks/elements
5136
# I/os (max)
94
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
5136
Ram Bits
423936
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
EQFP
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C5E144I7N
Manufacturer:
Altera
Quantity:
135
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA32
Quantity:
345
Part Number:
EP3C5E144I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
5–26
Figure 5–21. PLL Reconfiguration Scan Chain
Cyclone III Device Handbook, Volume 1
configupdate
scandataout
scanclkena
scandone
scandata
scanclk
areset
1
1
The counter settings are updated synchronously to the clock frequency of the
individual counters. Therefore, not all counters update simultaneously.
To reconfigure the PLL counters, perform the following steps:
1. The scanclkena signal is asserted at least one scanclk cycle prior to shifting in
2. Serial data (scandata) is shifted into the scan chain on the second rising edge of
3. After all 144 bits have been scanned into the scan chain, the scanclkena signal is
4. The configupdate signal is asserted for one scanclk cycle to update the PLL
5. The scandone signal goes high indicating that the PLL is being reconfigured. A
6. Reset the PLL using the areset signal if you make any changes to the M, N,
7. You can repeat steps
Figure 5–21
When reconfiguring the counter clock frequency, the corresponding counter phase
shift settings cannot be reconfigured using the same interface. You can reconfigure
phase shifts in real time using the dynamic phase shift reconfiguration interface. If
you reconfigure the counter frequency, but wish to keep the same non-zero phase
shift setting (for example, 90°) on the clock output, you must reconfigure the phase
shift after reconfiguring the counter clock frequency.
Dn_old
the first bit of scandata (Dn).
scanclk.
deasserted to prevent inadvertent shifting of bits in the scan chain.
counters with the contents of the scan chain.
falling edge indicates that the PLL counters have been updated with new settings.
post-scale output C counters, or the I
Dn
shows a functional simulation of the PLL reconfiguration feature.
1
through
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
5
to reconfigure the PLL any number of times.
CP
, R, C settings.
D0_old
LSB
D0
© December 2009 Altera Corporation
Dn
PLL Reconfiguration

Related parts for EP3C5E144I7N