EP1S30B956C7 Altera, EP1S30B956C7 Datasheet - Page 20

IC STRATIX FPGA 30K LE 956-BGA

EP1S30B956C7

Manufacturer Part Number
EP1S30B956C7
Description
IC STRATIX FPGA 30K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S30B956C7

Number Of Logic Elements/cells
32470
Number Of Labs/clbs
3247
Total Ram Bits
3317184
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1418
EP1S30SB956C7

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S30B956C7
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP1S30B956C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30B956C7
Manufacturer:
ALTERA
0
Part Number:
EP1S30B956C7N
Manufacturer:
ALTERA
Quantity:
246
Part Number:
EP1S30B956C7N
Manufacturer:
ALTERA
0
Logic Elements
Figure 2–4. LAB-Wide Control Signals
Logic Elements
2–6
Stratix Device Handbook, Volume 1
Dedicated
Row LAB
Clocks
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
8
With the LAB-wide addnsub control signal, a single LE can implement a
one-bit adder and subtractor. This saves LE resources and improves
performance for logic functions such as DSP correlators and signed
multipliers that alternate between addition and subtraction depending
on data.
The LAB row clocks [7..0] and LAB local interconnect generate the LAB-
wide control signals. The MultiTrack
allows clock and control signal distribution in addition to data.
shows the LAB control signal generation circuit.
The smallest unit of logic in the Stratix architecture, the LE, is compact
and provides advanced features with efficient logic utilization. Each LE
contains a four-input LUT, which is a function generator that can
implement any function of four variables. In addition, each LE contains a
programmable register and carry chain with carry select capability. A
single LE also supports dynamic single bit addition or subtraction mode
selectable by an LAB-wide control signal. Each LE drives all types of
interconnects: local, row, column, LUT chain, register chain, and direct
link interconnects. See
labclk1
labclkena1
labclk2
Figure
labclkena2
2–5.
asyncload
or labpre
TM
syncload
interconnect’s inherent low skew
labclr1
labclr2
Altera Corporation
synclr
Figure 2–4
July 2005
addnsub

Related parts for EP1S30B956C7