EP2S30F484I4 Altera, EP2S30F484I4 Datasheet - Page 62

IC STRATIX II FPGA 30K 484-FBGA

EP2S30F484I4

Manufacturer Part Number
EP2S30F484I4
Description
IC STRATIX II FPGA 30K 484-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S30F484I4

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
342
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
33880
# I/os (max)
342
Frequency (max)
711.24MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1893
EP2S30F484I4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S30F484I4
Manufacturer:
PHILIPS
Quantity:
2 450
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP2S30F484I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F484I4/C5
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4N
Manufacturer:
FREESCALE
Quantity:
101
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S30F484I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F484I4N
0
PLLs & Clock Networks
2–54
Stratix II Device Handbook, Volume 1
1
Figures 2–37
clock, regional clock, and PLL external clock output, respectively.
Figure 2–37. Global Clock Control Blocks
Notes to
(1)
(2)
These clock select signals can be dynamically controlled through internal logic
when the device is operating in user mode.
These clock select signals can only be set through a configuration file (.sof or .pof)
and cannot be dynamically controlled during user mode operation.
Figure
CLKSELECT[1..0]
When using the global or regional clock control blocks in
Stratix II devices to select between multiple clocks or to enable
and disable clock networks, be aware of possible narrow pulses
or glitches when switching from one clock signal to another. A
glitch or runt pulse has a width that is less than the width of the
highest frequency input clock signal. To prevent logic errors
within the FPGA, Altera recommends that you build circuits
that filter out glitches and runt pulses.
(1)
This multiplexer supports
User-Controllable
Dynamic Switching
through
PLL Counter
2–37:
Outputs
2–39
2
2
show the clock control block for the global
CLKp
Pins
2
Enable/
Disable
GCLK
CLKn
Pin
Internal
Logic
Internal
Static Clock Select
Logic
Altera Corporation
(2)
May 2007

Related parts for EP2S30F484I4