EP2C20F484I8 Altera, EP2C20F484I8 Datasheet - Page 160

IC CYCLONE II FPGA 20K 484-FBGA

EP2C20F484I8

Manufacturer Part Number
EP2C20F484I8
Description
IC CYCLONE II FPGA 20K 484-FBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C20F484I8

Number Of Logic Elements/cells
18752
Number Of Labs/clbs
1172
Total Ram Bits
239616
Number Of I /o
315
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone® II
Number Of Logic Blocks/elements
18752
# I/os (max)
315
Frequency (max)
402.58MHz
Process Technology
90nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
18752
Ram Bits
239616
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
For Use With
P0528 - BOARD DEV DE1 ALTERA544-1736 - CYCLONE II STARTER KIT EP2C20N
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2104

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C20F484I8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C20F484I8
Manufacturer:
ALTERA
Quantity:
8 000
Part Number:
EP2C20F484I8
Manufacturer:
ALTERA
0
Part Number:
EP2C20F484I8K
Manufacturer:
ALTERA
0
Part Number:
EP2C20F484I8N
Manufacturer:
ALTERA41
Quantity:
621
Part Number:
EP2C20F484I8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C20F484I8N
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EP2C20F484I8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP2C20F484I8N
Quantity:
3
Part Number:
EP2C20F484I8N
0
Duty Cycle Distortion
5–70
Cyclone II Device Handbook, Volume 1
Here is an example for calculating the DCD as a percentage for an SDR
output on a row I/O on a –6 device:
If the SDR output I/O standard is SSTL-2 Class II, the maximum DCD is
65 ps (refer to
period T is:
To calculate the DCD as a percentage:
Notes to
(1)
(2)
Differential SSTL-2 Class I
Differential SSTL-2 Class II
Differential SSTL-18 Class I
Differential HSTL-18 Class I
Differential HSTL-15 Class I
LVDS
Simple RSDS
Mini LVDS
PCI
PCI-X
LVCMOS
LVTTL
Table 5–55. Maximum DCD for Single Data Outputs (SDR) on Row I/O
Pins
Table 5–56. Maximum DCD for SDR Output on Column I/O
(Part 1 of 2)
Column I/O Output Standard
T = 1/ f = 1 / 167 MHz = 6 ns = 6000 ps
(T/2 – DCD) / T = (6000 ps/2 – 65 ps) / 6000 ps = 48.91% (for low
boundary)
(T/2 + DCD) / T = (6000 ps/2 + 65 ps) / 6000ps = 51.08% (for high
boundary
Row I/O Output Standard
The DCD specification is characterized using the maximum drive strength
available for each I/O standard.
Numbers are applicable for commercial, industrial, and automotive devices.
Notes
Table
(1),
5–55:
Table
(2)
5–55). If the clock frequency is 167 MHz, the clock
(Part 2 of 2)
145
195
195
C6
60
65
90
85
60
60
60
195
210
C6
165
155
145
255
255
C7
60
60
60
90
75
285
305
C7
Altera Corporation
165
155
205
255
255
Notes
C8
90
75
60
60
60
285
305
C8
February 2008
(1),
Unit
(2)
Unit
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps

Related parts for EP2C20F484I8