EP1K50TI144-2 Altera, EP1K50TI144-2 Datasheet - Page 54

IC ACEX 1K FPGA 50K 144-TQFP

EP1K50TI144-2

Manufacturer Part Number
EP1K50TI144-2
Description
IC ACEX 1K FPGA 50K 144-TQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K50TI144-2

Number Of Logic Elements/cells
2880
Number Of Labs/clbs
360
Total Ram Bits
40960
Number Of I /o
102
Number Of Gates
199000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
144-TQFP, 144-VQFP
Family Name
ACEX™ 1K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# I/os (max)
102
Frequency (max)
200MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
2.5V
Logic Cells
2880
Ram Bits
40960
Device System Gates
199000
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
2.625V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1075

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K50TI144-2
Manufacturer:
ALTERA
Quantity:
177
Part Number:
EP1K50TI144-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50TI144-2
Manufacturer:
ALTERA
0
Part Number:
EP1K50TI144-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K50TI144-2N
Manufacturer:
ALTERA21
Quantity:
71
Part Number:
EP1K50TI144-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50TI144-2N
Manufacturer:
ALTERA
0
Part Number:
EP1K50TI144-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 30. EAB Synchronous Timing Waveforms
54
t
t
t
t
t
t
t
t
LUT
CLUT
RLUT
PACKED
EN
CICO
CGEN
CGENR
Table 22. LE Timing Microparameters (Part 1 of 2)
EAB Synchronous Read
EAB Synchronous Write (EAB Output Registers Used)
Data-Out
Data-Out
Symbol
Address
Address
Data-In
CLK
CLK
WE
WE
a0
t
EABDATASU
a0
LUT delay for data-in
LUT delay for carry-in
LUT delay for LE register feedback
Data-in to packed register delay
LE register enable delay
Carry-in to carry-out delay
Data-in to carry-out delay
LE register feedback to carry-out delay
t
EABWESU
din1
a1
Tables 22
parameters.
dout0
a1
t
through
EABDATAH
t
EABDATASU
dout1
Parameter
din2
26
a2
describe the ACEX 1K device internal timing
t
t
EABDATAH
t
EABDATACO
EABWCREG
Note (1)
din1
din3
t
a3
EABWEH
t
a2
EABDATACO
t
EABRCREG
din2
d1
Altera Corporation
din3
a2
Conditions
a3
d2
din2

Related parts for EP1K50TI144-2