EP3C10E144I7N Altera, EP3C10E144I7N Datasheet - Page 53

IC CYCLONE III FPGA 10K 144 EQFP

EP3C10E144I7N

Manufacturer Part Number
EP3C10E144I7N
Description
IC CYCLONE III FPGA 10K 144 EQFP
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C10E144I7N

Number Of Logic Elements/cells
10320
Number Of Labs/clbs
645
Total Ram Bits
423936
Number Of I /o
94
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-EQFP
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2535

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C10E144I7N
Manufacturer:
ALTERA31
Quantity:
365
Part Number:
EP3C10E144I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C10E144I7N
Manufacturer:
XILINX
0
Part Number:
EP3C10E144I7N
Manufacturer:
ALTERA
0
Chapter 2: Cyclone III LS Device Data Sheet
Electrical Characteristics
Table 2–10. Cyclone III LS Devices Internal Weak Pull-Up Weak and Pull-Down Resistor
© December 2009
R
R
Notes to
(1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available
(2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V
(3) R
(4) R
_P U
_P D
Symbol
for JTAG TCK.
Minimum condition: –40°C; V
Typical condition: 25°C; V
Maximum condition: 125°C; V
Minimum condition: –40°C; V
Typical condition: 25°C; V
Maximum condition: 125°C; V
_P U
_P D
Table
= (V
= V
I
/I
CCIO
R_PD
Value of I/O pin pull-up resistor before
and during configuration, as well as
user mode if the programmable
pull-up resistor option is enabled
Value of I/O pin pull-down resistor
before and during configuration
2–10:
– V
Altera Corporation
I
)/I
R_PU
Internal Weak Pull-Up and Weak Pull-Down Resistor
Table 2–10
devices.
Hot Socketing
Table 2–11
Table 2–11. Cyclone III Devices LS Hot-Socketing Specifications
I
I
Note to
(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |IIOPIN| = C dv/dt, in which C is I/O pin
IOPIN(DC )
IOPIN(A C)
CC IO
CC IO
Parameter
capacitance and dv/dt is the slew rate.
CC IO
= V
CC IO
= V
CCIO
CCIO
Table
C C
C C
= V
= V
= V
= V
, V
, V
Symbol
C C
C C
I
CC
I
CC
lists the hot-socketing specifications for Cyclone III LS devices.
lists the weak pull-up and pull-down resistor values for Cyclone III LS
= 0 V;
= V
2–11:
+ 5%, V
+ 5%, V
– 5% , V
– 5% , V
CC
– 5% ;
I
I
I
I
= V
= 50 mV;
= 0 V; in which V
= V
CC
C C
+ 5% – 50 mV;
– 5% ; in which V
V
V
V
V
V
V
V
V
V
V
V
DC current per I/O pin
AC current per I/O pin
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
CC IO
= 3.3 V ± 5% (2),
= 3.0 V ± 5% (2),
= 2.5 V ± 5% (2),
= 1.8 V ± 5% (2),
= 1.5 V ± 5% (2),
= 1.2 V ± 5% (2),
= 3.3 V ± 5%
= 3.0 V ± 5%
= 2.5 V ± 5%
= 1.8 V ± 5%
= 1.5 V ± 5%
I
refers to the input voltage at the I/O pin.
Parameter
I
Conditions
refers to the input voltage at the I/O pin.
(4)
(4)
(4)
(4)
(4)
(3)
(3)
(3)
(3)
(3)
(3)
CCIO
.
(Note 1)
Cyclone III Device Handbook, Volume 2
Min
10
13
19
7
7
8
6
6
6
7
8
Maximum
8 mA
Typ
143
300 μA
25
28
35
57
82
19
22
25
35
50
(1)
Max
108
163
351
112
41
47
61
30
36
43
71
Unit
2–9

Related parts for EP3C10E144I7N