EPM570T100C5 Altera, EPM570T100C5 Datasheet - Page 3

IC MAX II CPLD 570 LE 100-TQFP

EPM570T100C5

Manufacturer Part Number
EPM570T100C5
Description
IC MAX II CPLD 570 LE 100-TQFP
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM570T100C5

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
5.4ns
Voltage Supply - Internal
2.5V, 3.3V
Number Of Logic Elements/blocks
570
Number Of Macrocells
440
Number Of I /o
76
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Voltage
2.5V, 3.3V
Memory Type
FLASH
Number Of Logic Elements/cells
570
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-1299
EPM570T100C5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570T100C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570T100C5
Manufacturer:
ALTERA
0
Part Number:
EPM570T100C5
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EPM570T100C5N
Manufacturer:
XILINX
Quantity:
19
Part Number:
EPM570T100C5N
Manufacturer:
ALTERA
Quantity:
3
Part Number:
EPM570T100C5N
Manufacturer:
ALTERA44
Quantity:
2 214
Part Number:
EPM570T100C5N
Manufacturer:
ALTERA
Quantity:
2 938
Part Number:
EPM570T100C5N
Manufacturer:
FREESCALE
Quantity:
540
Part Number:
EPM570T100C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570T100C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM570T100C5N
0
Introduction
Features
© August 2009 Altera Corporation
MII51001-1.9
The MAX
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 µA
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
®
II family of instant-on, non-volatile CPLDs is based on a 0.18-µm,
1. Introduction
MAX II Device Handbook

Related parts for EPM570T100C5