EPM7256AETC144-7 Altera, EPM7256AETC144-7 Datasheet - Page 13

IC MAX 7000 CPLD 256 144-TQFP

EPM7256AETC144-7

Manufacturer Part Number
EPM7256AETC144-7
Description
IC MAX 7000 CPLD 256 144-TQFP
Manufacturer
Altera
Series
MAX® 7000Ar
Datasheet

Specifications of EPM7256AETC144-7

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
3 V ~ 3.6 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
256
Number Of Gates
5000
Number Of I /o
120
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Voltage
3.3V
Memory Type
EEPROM
Number Of Logic Elements/cells
16
Family Name
MAX 7000A
# Macrocells
256
Number Of Usable Gates
5000
Frequency (max)
166.67MHz
Propagation Delay Time
7.5ns
Number Of Logic Blocks/elements
16
# I/os (max)
120
Operating Supply Voltage (typ)
3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2353

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7256AETC144-7
Manufacturer:
ALTERA
Quantity:
130
Part Number:
EPM7256AETC144-7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM7256AETC144-7
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPM7256AETC144-7
Manufacturer:
ALTERA
0
Part Number:
EPM7256AETC144-7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM7256AETC144-7N
Manufacturer:
ALTERA
0
Part Number:
EPM7256AETC144-7N
Manufacturer:
ALTERA
Quantity:
20 000
MAX 7000A Programmable Logic Device Data Sheet
Figure 5. MAX 7000A PIA Routing
To LAB
PIA Signals
While the routing delays of channel-based routing schemes in masked or
FPGAs are cumulative, variable, and path-dependent, the MAX 7000A
PIA has a predictable delay. The PIA makes a design’s timing
performance easy to predict.
I/O Control Blocks
The I/O control block allows each I/O pin to be individually configured
for input, output, or bidirectional operation. All I/O pins have a tri-state
buffer that is individually controlled by one of the global output enable
signals or directly connected to ground or V
.
Figure 6
shows the I/O
CC
control block for MAX 7000A devices. The I/O control block has 6 or
10 global output enable signals that are driven by the true or complement
of two output enable signals, a subset of the I/O pins, or a subset of the
I/O macrocells.
Altera Corporation
13

Related parts for EPM7256AETC144-7