AD7233ANZ Analog Devices Inc, AD7233ANZ Datasheet - Page 4

no-image

AD7233ANZ

Manufacturer Part Number
AD7233ANZ
Description
IC DAC 12BIT LC2MOS SRL 8-DIP
Manufacturer
Analog Devices Inc
Series
DACPORT®r
Datasheet

Specifications of AD7233ANZ

Data Interface
Serial
Settling Time
10µs
Number Of Bits
12
Number Of Converters
1
Voltage Supply Source
Dual ±
Power Dissipation (max)
168mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Through Hole
Package / Case
8-DIP (0.300", 7.62mm)
Resolution (bits)
12bit
Sampling Rate
300kSPS
Input Channel Type
Serial
Supply Current
10mA
Digital Ic Case Style
DIP
No. Of Pins
8
Number Of Channels
1
Resolution
12b
Conversion Rate
300KSPS
Interface Type
Serial (3-Wire)
Single Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (typ)
±12/±15V
Architecture
R-2R
Power Supply Requirement
Dual
Output Type
Voltage
Integral Nonlinearity Error
±1LSB
Single Supply Voltage (min)
Not RequiredV
Single Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
±10.8V
Dual Supply Voltage (max)
±16.5V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
8
Package Type
PDIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7233ANZ
Manufacturer:
AD
Quantity:
1 000
Part Number:
AD7233ANZ
Manufacturer:
SMD
Quantity:
960
AD7233
CIRCUIT INFORMATION
D/A Section
The AD7233 contains a 12-bit voltage-mode D/A converter
consisting of highly stable thin-film resistors and high-speed
NMOS single-pole, double-throw switches.
Op Amp Section
The output of the voltage-mode D/A converter is buffered by a
noninverting CMOS amplifier. The buffer amplifier is capable
of developing ± 5 V across a 2 kΩ load to GND.
Pin
1
2
3
4
5
6
7
8
REFERENCE
INTERNAL
GND
5V
Mnemonic
V
SCLK
SDIN
SYNC
LDAC
GND
V
V
2R
DD
OUT
SS
2R
DB0
R
2R
R
DB1
R
Description
Positive Supply (12 V to 15 V).
Serial Clock, Logic Input. Data is clocked into the input register on each falling SCLK edge.
Serial Data In, Logic Input. The 16-bit serial data word is applied to this input.
Data Synchronization Pulse, Logic Input. Taking this input low initializes the internal logic in
readiness for a new data word.
Load DAC, Logic Input. Updates the DAC output. The DAC output is updated on the falling edge of
this signal, or alternatively if this line in permanently low, an automatic update mode is selected whereby
the DAC is updated on the 16th falling SCLK pulse.
Ground Pin = 0 V.
Analog Output Voltage. This is the buffered DAC output voltage (–5 V to +5 V).
Negative Supply (–12 V to –15 V).
2R
DB9
R
2R
DB10
R
2R
DB11
2R
PIN FUNCTION DESCRIPTIONS
2R
SYNC
SCLK
SDIN
V
DD
1
2
3
4
V
OUT
(Not to Scale)
TOP VIEW
AD7233
DIGITAL INTERFACE
The AD7233 contains an input serial to parallel shift register
and a DAC latch. A simplified diagram of the input loading cir-
cuitry is shown in Figure 2. Serial data on the SDIN input is
loaded to the input register under control of SYNC and SCLK.
When a complete word is held in the shift register it may then be
loaded into the DAC latch under control of LDAC. Only the
data in the DAC latch determines the analog output on the
AD7233.
A low SYNC input provides the frame synchronization signal
which tells the AD7233 that valid serial data on the SDIN input
will be available for the next 16 falling edges of SCLK. An inter-
nal counter/decoder circuit provides a low gating signal so that
only 16 data bits are clocked into the input shift register. After
16 SCLK pulses the internal gating signal goes inactive (high)
thus locking out any further clock pulses. Therefore, either a
continuous clock or a burst clock source may be used to clock in
the data.
The SYNC input should be taken high after the complete 16-bit
word is loaded in.
Although 16 bits of data are clocked into the input register, only
the latter 12 bits get transferred into the DAC latch. The first 4
bits in the 16-bit stream are don’t cares since their value does
not affect the DAC latch data. Therefore the data format is 4
don’t cares followed by the 12-bit data word with the LSB as the
last bit in the serial stream.
8
7
6
5
GND
LDAC
V
V
SS
OUT

Related parts for AD7233ANZ