AD5734AREZ Analog Devices Inc, AD5734AREZ Datasheet - Page 9

no-image

AD5734AREZ

Manufacturer Part Number
AD5734AREZ
Description
IC DAC 14BIT DSP/SRL 24TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5734AREZ

Settling Time
10µs
Design Resources
Software Configurable 14-Bit Quad-Channel Unipolar/Bipolar Voltage Output Using AD5734 (CN0087)
Number Of Bits
14
Data Interface
Serial
Number Of Converters
4
Voltage Supply Source
Analog and Digital, Dual ±
Power Dissipation (max)
310mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-TSSOP Exposed Pad, 24-eTSSOP, 24-HTSSOP
Peak Reflow Compatible (260 C)
Yes
Update Rate
0.1MSPS
Output Type
Voltage
Termination Type
SMD
Supply Voltage Max
16.5V
Leaded Process Compatible
Yes
No. Of Dacs
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5734AREZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 5. Pin Function Descriptions
Pin No.
1
2, 6, 12, 13
3
4
5
7
8
9
10
11
14
15
16
17
18, 19
20, 21
22
23
24
Exposed
Paddle
Mnemonic
AV
NC
V
V
BIN/2sCOMP
SYNC
SCLK
SDIN
LDAC
CLR
DV
GND
SDO
REFIN
DAC_GND
SIG_GND
V
V
AV
AV
OUT
OUT
OUT
OUT
SS
DD
SS
CC
A
B
D
C
Description
Negative Analog Supply. Voltage ranges from −4.5 V to −16.5 V. This pin can be connected to 0 V if output
ranges are unipolar.
Do not connect to these pins.
Analog Output Voltage of DAC A. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
Analog Output Voltage of DAC B. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
Determines the DAC coding for a bipolar output range. This pin should be hardwired to either DV
When hardwired to DV
complement. (For unipolar output ranges, coding is always straight binary).
Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is
transferred on the falling edge of SCLK. Data is latched on the rising edge of SYNC.
Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock
speeds up to 30 MHz.
Serial Data Input. Data must be valid on the falling edge of SCLK.
Load DAC, Logic Input. This is used to update the DAC registers and consequently, the analog outputs. When
this pin is tied permanently low, the addressed DAC register is updated on the rising edge of SYNC. If LDAC is
held high during the write cycle, the DAC input register is updated, but the output update is held off until the
falling edge of LDAC. In this mode, all analog outputs can be updated simultaneously on the falling edge of
LDAC. The LDAC pin should not be left unconnected.
Active Low Input. Asserting this pin sets the DAC registers to zero-scale code or midscale code (user-selectable).
Digital Supply. Voltage ranges from 2.7 V to 5.5 V.
Ground Reference.
Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode. Data is
clocked out on the rising edge of SCLK and is valid on the falling edge of SCLK.
External Reference Voltage Input. Reference input range is 2 V to 3 V. REFIN = 2.5 V for specified performance.
Ground Reference for the Four Digital-to-Analog Converters.
Ground Reference for the Four Output Amplifiers.
Analog Output Voltage of DAC D. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
Analog Output Voltage of DAC C. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
Positive Analog Supply. Voltage ranges from 4.5 V to 16.5 V.
This exposed paddle should be connected to the potential of the AV
unconnected. It is recommended that the paddle be thermally connected to a copper plane for enhanced thermal
performance.
NOTES
1. NC = NO CONNECT.
2. IT IS RECOMMENDED THAT THE EXPOSED PAD BE
THERMALLY CONNECTED TO A COPPER PLANE
FOR ENHANCED THERMAL PERFORMANCE.
BIN/2sCOMP
CC
, input coding is offset binary. When hardwired to GND, input coding is twos
V
V
SYNC
LDAC
SCLK
AV
OUT
OUT
SDIN
CLR
NC
NC
NC
Figure 5. Pin Configuration
SS
A
B
10
11
12
Rev. C | Page 9 of 32
1
2
3
4
5
6
7
8
9
(Not to Scale)
AD5724/
AD5734/
TOP VIEW
AD5754
24
23
22
21
20
19
18
17
16
15
14
13
AV
V
V
SIG_GND
SIG_GND
REFIN
SDO
GND
DAC_GND
DAC_GND
DV
NC
OUT
OUT
DD
CC
C
D
SS
pin, or alternatively, it can be left electrically
AD5724/AD5734/AD5754
CC
or GND.

Related parts for AD5734AREZ