CS4365-DQZR Cirrus Logic Inc, CS4365-DQZR Datasheet - Page 31

IC DAC 6CH 114DB 192KHZ 48-LQFP

CS4365-DQZR

Manufacturer Part Number
CS4365-DQZR
Description
IC DAC 6CH 114DB 192KHZ 48-LQFP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS4365-DQZR

Number Of Bits
24
Data Interface
Serial
Number Of Converters
6
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
390mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
For Use With
598-1779 - EVALUATION BOARD FOR CS4365
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Settling Time
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4365-DQZR
Manufacturer:
CIRRUS
Quantity:
16 000
Part Number:
CS4365-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4365-DQZR
Manufacturer:
CIRRUS
Quantity:
1 481
DS670F2
4.14.2.1 I²C Write
To write to the device, follow the procedure below while adhering to the control port Switching Specifica-
tions in
1. Initiate a START condition to the I²C bus followed by the address byte. The upper 6 bits must be
2. Wait for an acknowledge (ACK) from the part, then write to the memory address pointer, MAP. This
3. Wait for an acknowledge (ACK) from the part, then write the desired data to the register pointed to by
4. If the INCR bit (see
5. If the INCR bit is set to 0 and further I²C writes to other registers are desired, it is necessary to initiate
4.14.2.2 I²C Read
To read from the device, follow the procedure below while adhering to the control port Switching Specifi-
cations.
1. Initiate a START condition to the I²C bus followed by the address byte. The upper 6 bits must be
2. After transmitting an acknowledge (ACK), the device will then transmit the contents of the register
3. Once the device has transmitted the contents of the register pointed to by the MAP, issue an ACK.
4. If the INCR bit is set to 1, the device will continue to transmit the contents of successive registers. Con-
5. If the INCR bit is set to 0 and further I²C reads from other registers are desired, it is necessary to initiate
001100. The seventh bit must match the setting of the AD0 pin, and the eighth must be 0. The eighth
bit of the address byte is the R/W bit.
byte points to the register to be written.
the MAP.
are written, then initiate a STOP condition to the bus.
a repeated START condition and follow the procedure detailed from step 1. If no further writes to other
registers are desired, initiate a STOP condition to the bus.
001100. The seventh bit must match the setting of the AD0 pin, and the eighth must be 1. The eighth
bit of the address byte is the R/W bit.
pointed to by the MAP. The MAP register will contain the address of the last register written to the
MAP, or the default address (see
device.
tinue providing a clock and issue an ACK after each byte until all the desired registers are read, then
initiate a STOP condition to the bus.
a repeated START condition and follow the procedure detailed from steps 1 and 2 from the I²C Write
instructions followed by step 1 of the I²C Read section. If no further reads from other registers are de-
sired, initiate a STOP condition to the bus.
Section
S D A
S C L
N ote: If operation is a w rite, th is byte contain s the M em o ry A ddress P ointer, M A P.
Start
.
001100
Section
Figure 22. Control Port Timing, I²C Mode
ADDR
AD 0
4.14.1) is set to 1, repeat the previous step until all the desired registers
Section
R/W
ACK
4.14.1) if an I²C read is the first operation performed on the
DATA
1-8
N ote 1
ACK
DATA
1-8
ACK
Stop
CS4365
31

Related parts for CS4365-DQZR