MAX5123AEEE+ Maxim Integrated Products, MAX5123AEEE+ Datasheet - Page 14

IC DAC 12BIT LP 3V SER 16-QSOP

MAX5123AEEE+

Manufacturer Part Number
MAX5123AEEE+
Description
IC DAC 12BIT LP 3V SER 16-QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX5123AEEE+

Settling Time
20µs
Number Of Bits
12
Data Interface
Serial
Number Of Converters
1
Voltage Supply Source
Single Supply
Power Dissipation (max)
667mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-QSOP
Number Of Dac Outputs
1
Resolution
12 bit
Interface Type
Serial (SPI)
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Power Dissipation
667 mW
Minimum Operating Temperature
- 40 C
Supply Current
500 uA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
+5V/+3V, 12-Bit, Serial, Force/Sense DACs
with 10ppm/°C Internal Reference
Table 3. Detailed SSPCON Register Contents
X = Don’t care
Table 4. Detailed SSPSTAT Register Contents
X = Don’t care
The contents of the internal shift-register are output
serially on DOUT which allows for daisy-chaining of
multiple devices (see Applications Information) as well
as data readback. The MAX5122/MAX5123 may be
programmed to shift data out of DOUT on the serial
clock’s rising edge (Mode 1) or on the falling edge
(Mode 0). The latter is the default during power-up and
provides a lag of 16 clock cycles, maintaining SPI,
QSPI, MICROWIRE, and PIC16/PIC17 compatibility. In
Mode 1, the output data lags DIN by 15.5 clock cycles.
During power-down, DOUT retains its last digital state
prior to shutdown.
14
SSPOV
SSPEN
SSPM3
SSPM2
SSPM1
SSPM0
______________________________________________________________________________________
WCOL
CKP
SMP
CKE
R/W
D/A
UA
BF
P
S
CONTROL BIT
CONTROL BIT
BIT7
BIT6
BIT5
BIT4
BIT3
BIT2
BIT1
BIT0
BIT7
BIT6
BIT5
BIT4
BIT3
BIT2
BIT1
BIT0
Serial Data Output
MAX5122/MAX5123
MAX5122/MAX5123
SETTINGS
SETTINGS
X
X
1
0
0
0
0
1
0
1
X
X
X
X
X
X
Write Collision Detection Bit
Receive Overflow Detect Bit
Synchronous Serial Port Enable Bit.
0: Disables serial port and configures these pins as I/O port pins.
1: Enables serial port and configures SCK, SDO and SCI as serial-
port pins.
Clock Polarity Select Bit. CKP = 0 for SPI master-mode selection.
Synchronous Serial Port Mode Select Bit. Sets SPI master mode
and selects f
SPI Data Input Sample Phase. Input data is sampled at the mid-
dle of the data output time.
SPI Clock Edge Select Bit. Data will be transmitted on the rising
edge of the serial clock.
Data Address Bit
Stop Bit
Start Bit
Read/Write Bit Information
Update Address
Buffer Full Status Bit
The UPO feature allows an external device to be con-
trolled through the serial-interface setup (Table 1) there-
by reducing the number of microcontroller I/O ports
required. During power-down, this output will retain the
last digital state before shutdown. With CLR pulled low,
UPO will reset to the default state after wake-up.
SYNCHRONOUS SERIAL-PORT CONTROL REGISTER
SYNCHRONOUS SERIAL-PORT CONTROL REGISTER
CLK
User-Programmable Output (UPO)
= f
OSC
/ 16
(SSPSTAT)
(SSPCON)

Related parts for MAX5123AEEE+