AD5415YRUZ Analog Devices Inc, AD5415YRUZ Datasheet - Page 22

IC DAC DUAL 12BIT MULT 24-TSSOP

AD5415YRUZ

Manufacturer Part Number
AD5415YRUZ
Description
IC DAC DUAL 12BIT MULT 24-TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5415YRUZ

Data Interface
Serial
Settling Time
120ns
Number Of Bits
12
Number Of Converters
2
Voltage Supply Source
Single Supply
Power Dissipation (max)
3.5µW
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
24-TSSOP
Resolution (bits)
12bit
Sampling Rate
2.47MSPS
Input Channel Type
Serial
Supply Voltage Range - Analogue
2.5V To 5.5V
Supply Current
500nA
Digital Ic Case
RoHS Compliant
Number Of Channels
2
Resolution
12b
Interface Type
SER 3W SPI QSPI UW
Single Supply Voltage (typ)
3.3/5V
Dual Supply Voltage (typ)
Not RequiredV
Architecture
R-2R
Power Supply Requirement
Single
Output Type
Current
Integral Nonlinearity Error
±1LSB
Single Supply Voltage (min)
2.5V
Single Supply Voltage (max)
5.5V
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
24
Package Type
TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD5415EBZ - BOARD EVALUATION FOR AD5415
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5415YRUZ
Manufacturer:
IDT
Quantity:
429
Part Number:
AD5415YRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD5415
MICROPROCESSOR INTERFACING
Microprocessor interfacing to the AD5415 DAC is through a
serial bus that uses standard protocol compatible with micro-
controllers and DSP processors. The communication channel is
a 3-wire interface consisting of a clock signal, a data signal, and
a synchronization signal. The AD5415 requires a 16-bit word,
with the default being data valid on the falling edge of SCLK;
however, this is changeable using the control bits in the data-word.
ADSP-21xx-to-AD5415 Interface
The ADSP-21xx family of DSPs is easily interfaced to the
AD5415 DAC without the need for extra glue logic. Figure 42
is an example of an SPI interface between the DAC and the
ADSP-2191. SCK of the DSP drives the serial data line, SDIN.
SYNC is driven from a port line, in this case SPIxSEL .
A serial interface between the DAC and DSP SPORT is shown
in Figure 43. In this interface example, SPORT0 is used to
transfer data to the DAC shift register. Transmission is initiated
by writing a word to the Tx register after SPORT is enabled. In a
write sequence, data is clocked out on each rising edge of the
DSP’s serial clock and clocked into the DAC input shift register
on the falling edge of its SCLK. The update of the DAC output
takes place on the rising edge of the SYNC signal.
Communication between two devices at a given clock speed is
possible when the following specifications are compatible:
frame sync delay and frame sync setup-and-hold, data delay
and data setup-and-hold, and SCLK width. The DAC interface
expects a t
of 13 ns minimum. See the ADSP-21xx User Manual for
information on clock and frame SYNC frequencies for the
SPORT register.
1
1
ADDITIONAL PINS OMITTED FOR CLARITY.
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 43. ADSP-2101/ADSP-2103/ADSP-2191 SPORT-to-AD5415 Interface
ADSP-2101/
ADSP-2103/
ADSP-2191
ADSP-2191
4
1
SPIxSEL
( SYNC falling edge to SCLK falling edge setup time)
Figure 42. ADSP-2191 SPI-to-AD5415 Interface
1
SCLK
MOSI
SCK
TFS
DT
SYNC
SDIN
SCLK
SYNC
SDIN
SCLK
AD5415
AD5415
1
1
Rev. B | Page 22 of 32
Table 12 shows the setup for the SPORT control register.
Table 12. SPORT Control Register Setup
Name
TFSW
INVTFS
DTYPE
ISCLK
TFSR
ITFS
SLEN
ADSP-BF5xx-to-AD5415 Interface
The ADSP-BF5xx family of processors has an SPI-compatible
port that enables the processor to communicate with SPI-
compatible devices. A serial interface between the BlackFin ®
processor and the AD5415 DAC is shown in Figure 44. In this
configuration, data is transferred through the MOSI (master
output, slave input) pin. SYNC is driven by the SPIxSEL pin,
which is a reconfigured programmable flag pin.
The ADSP-BF5xx processor incorporates channel synchronous
serial ports (SPORT). A serial interface between the DAC and
the DSP SPORT is shown in Figure 45. When SPORT is enabled,
initiate transmission by writing a word to the Tx register. The
data is clocked out on each rising edge of the DSP’s serial clock
and clocked into the DAC’s input shift register on the falling edge
of its SCLK. The DAC output is updated by using the transmit
frame synchronization (TFS) line to provide a SYNC signal.
1
1
ADDITIONAL PINS OMITTED FOR CLARITY.
ADDITIONAL PINS OMITTED FOR CLARITY.
ADSP-BF5xx
ADSP-BF5xx
SPIxSEL
Figure 45. ADSP-BF5xx SPORT-to-AD5415 Interface
Setting
1
1
1
1
1
1111
Figure 44. ADSP-BF5xx-to-AD5415 Interface
SCLK
MOSI
1
00
1
SCK
TFS
DT
Description
Alternate framing
Active low frame signal
Right-justify data
Internal serial clock
Frame every word
Internal framing signal
16-bit data-word
SYNC
SDIN
SCLK
SYNC
SDIN
SCLK
AD5415
AD5415
1
1

Related parts for AD5415YRUZ