MAX195BCWE Maxim Integrated Products, MAX195BCWE Datasheet - Page 17

IC ADC 16BIT 85KSPS SHTDN 16SOIC

MAX195BCWE

Manufacturer Part Number
MAX195BCWE
Description
IC ADC 16BIT 85KSPS SHTDN 16SOIC
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX195BCWE

Number Of Bits
16
Sampling Rate (per Second)
85k
Data Interface
QSPI™, Serial, SPI™
Number Of Converters
2
Power Dissipation (max)
80mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX195BCWE
Manufacturer:
a
Quantity:
1
Part Number:
MAX195BCWE
Manufacturer:
MAXIM/美信
Quantity:
20 000
Figure 18. Timing Diagram for Circuit of Figure 17 (Mode 1)
Figure 19. MAX195 Connection to QSPI Processor Clocking
Data Out with SCLK Between Conversions
START
QSPI
GPT
CS, CONV
IC3
DOUT
DATA LATCHED:
EOC
CLK
PCS0
MISO
SCK
OC3
OC2
IC1
1.3 s
16-Bit, 85ksps ADC with 10µA Shutdown
______________________________________________________________________________________
t
DV
B15 FROM PREVIOUS
74HC32
CONVERSION
CS
SCLK
DOUT
BP/UP/SHDN
EOC
RESET
CONV
MAX195
CLK
B15
t
CD
1.7MHz
B14
If clocking data in on the falling edge (CPOL = 0,
CPHA = 1), the maximum CLK rate is given by:
Do not exceed the maximum CLK frequency given in
the Electrical Characteristics table. To clock data in on
the falling edge, your processor hold time must not
exceed t
While QSPI can provide the required 20 CLK cycles as
two continuous 10-bit transfers, SPI is limited to 8-bit
transfers. This means that with SPI, a conversion must
consist of three 8-bit transfers. Ensure that the pauses
between 8-bit operations at your selected clock rate
are short enough to maintain a 20ms or shorter conver-
sion time, or the leakage of the capacitive DAC may
cause errors.
Complete source code for the Motorola 68HC16 and
the MAX195 evaluation kit (EV kit) using this mode is
available with the MAX195 EV kit.
This mode uses a conversion clock (CLK) and a serial
clock (SCLK). The serial data is clocked out between
conversions, which reduces the maximum throughput
for high CLK rates, but may be more convenient for
some applications. Figure 19 is a block diagram with a
QSPI processor (Motorola 68HC16) connected to the
MAX195. Figure 20 shows the associated timing dia-
gram. Figure 21 gives an assembly language listing for
this arrangement.
B2
B1
CD
minimum (100ns).
B0
f
Mode 2 (Asynchronous Data Transfer)
CLK(max)
=
B15
t
CD
+ t
1
SD
t
DH
17

Related parts for MAX195BCWE