CS5506-BSZ Cirrus Logic Inc, CS5506-BSZ Datasheet - Page 27

no-image

CS5506-BSZ

Manufacturer Part Number
CS5506-BSZ
Description
IC ADC 20BIT 4CH 24-SOIC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5506-BSZ

Number Of Converters
1
Package / Case
24-SOIC (0.300", 7.50mm Width)
Number Of Bits
20
Sampling Rate (per Second)
100
Data Interface
Serial
Power Dissipation (max)
4.5mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Adc Inputs
4
Architecture
Delta-Sigma
Conversion Rate
100 SPs
Resolution
20 bit
Input Type
Differential
Interface Type
Dual Serial
Voltage Reference
2.5 V
Maximum Power Dissipation
4.5 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
3.3 V, 5 V
Minimum Operating Temperature
- 40 C
Package
24SOIC
Sampling Rate
0.1 KSPS
Number Of Adcs
1
Number Of Analog Inputs
4
Digital Interface Type
Serial
Polarity Of Input Voltage
Unipolar|Bipolar
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5506-BSZ
Manufacturer:
CIRRUS
Quantity:
20 000
PIN DESCRIPTIONS
Clock Generator
XIN; XOUT - Crystal In; Crystal Out, Pins 4 (5) and 5 (6).
Serial Output I/O
M/SLP - Serial Interface Mode Select/ Sleep, Pin 6 (7).
CS - Chip Select, Pin 1 (2).
DRDY - Data Ready, Pin 20 (23)
SDATA - Serial Data Output, Pin 19 (22).
SCLK - Serial Clock Input/Output, Pin 18 (21).
DS59F7
DS59F7
A gate inside the chip is connected to these pins and can be used with a crystal to provide the
master clock for the device. Alternatively, an external (CMOS compatible) clock can be
supplied into the XIN pin to provide the master clock for the device. Loss of clock will put the
device into a lower powered state (approximately 70% power reduction).
Dual function pin which selects the operating mode of the serial port and provides a very low
power sleep function. When M/SLP is tied to the VD+ pin the serial port will operate in the
Synchronous Self-Clocking (SSC) mode. When M/SLP is tied to the DGND pin the serial port
will operate in the Synchronous External Clocking (SEC) mode. When the M/SLP pin is tied
half way between VD+ and DGND the chip will enter into a very low powered sleep mode in
which its calibration data will be maintained.
This input allows an external device to access the serial port.
Data Ready goes low at the end of a digital filter convolution cycle to indicate that a new
output word has been placed into the serial port. DRDY will return high after all data bits are
shifted out of the serial port or two master clock cycles before new data becomes available if
the CS pin is inactive (high).
SDATA is the output pin of the serial output port. Data from this pin will be output at a rate
determined by SCLK and in a format determined by the M/SLP pin. Data is output MSB first
and advances to the next data bit on the falling edges of SCLK. SDATA will be in a high
impedance state when not transmitting data.
A clock signal on this pin determines the output rate of the data from the SDATA pin. The
M/SLP pin determines whether SCLK is an input or and output. When used as an input, it must
not be allowed to float.
Pin numbers for four channel devices are in parentheses.
CS5505/6/7/8
CS5505/6/7/8
27
27

Related parts for CS5506-BSZ