CS5364-CQZR Cirrus Logic Inc, CS5364-CQZR Datasheet - Page 34

IC ADC 4CH 114DB 216KHZ 48-LQFP

CS5364-CQZR

Manufacturer Part Number
CS5364-CQZR
Description
IC ADC 4CH 114DB 216KHZ 48-LQFP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5364-CQZR

Package / Case
48-LQFP
Number Of Bits
24
Sampling Rate (per Second)
216k
Data Interface
Serial
Number Of Converters
1
Power Dissipation (max)
580mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Conversion Rate
192 KSPs
Resolution
24 bit
Number Of Adc Inputs
4
Operating Supply Voltage
5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CDB5364 - EVALUATION BOARD FOR CS5364
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5364-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
34
5.6
5.7
5.8
5.9
5.10
RESERVED
RESERVED
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
04h (HPF) High-Pass Filter Register
Default: 0x00, all high-pass filters enabled.
The High-Pass Filter Register is used to enable or disable a high-pass filter that exists for each channel.
These filters are used to perform DC offset calibration, a procedure that is detailed in
on page
05h Reserved
06h (PDN) Power Down Register
Default: 0x00 - everything powered up
The Power Down Register is used as needed to reduce the chip’s power consumption.
Bit[7] RESERVED
Bit[6] RESERVED
Bit[5] PDN-BG When set, this bit powers-down the bandgap reference.
Bit[4] PDN-OSC controls power to the internal oscillator core. When asserted, the internal oscillator core is
shut down, and no clock is supplied to the chip. If the chip is running off an externally supplied clock at the
MCLK pin, it is also prevented from clocking the device internally.
Bit[1:0] PDN When any bit is set, all clocks going to a channel pair are turned off, and the serial data outputs
are forced to all zeroes.
07h Reserved
08h (MUTE) Mute Control Register
Default: 0x00, no channels are muted.
The Mute Control Register is used to mute or unmute the serial audio data output of individual channels.
When a bit is set, that channel’s serial data is muted by forcing the output to all zeroes.
RESERVED RESERVED RESERVED RESERVED
RESERVED RESERVED RESERVED RESERVED
29.
7
7
7
7
7
-
-
RESERVED
6
6
6
6
6
-
-
PDN-BG
5
5
5
5
5
-
-
PDN-OSC
4
4
4
4
4
-
-
RESERVED RESERVED
MUTE4
HPF4
3
3
3
3
3
-
-
MUTE3
HPF3
2
2
2
2
2
-
-
MUTE2
PDN43
HPF2
1
“DC Offset Control”
1
1
1
1
-
-
CS5364
MUTE1
DS625F4
PDN21
HPF1
0
0
0
0
0
-
-

Related parts for CS5364-CQZR