AD7911ARMZ Analog Devices Inc, AD7911ARMZ Datasheet - Page 23

IC ADC 10BIT DUAL 2CH 8-MSOP

AD7911ARMZ

Manufacturer Part Number
AD7911ARMZ
Description
IC ADC 10BIT DUAL 2CH 8-MSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7911ARMZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Operating Temperature
-40°C ~ 85°C
Number Of Bits
10
Sampling Rate (per Second)
250k
Number Of Converters
1
Power Dissipation (max)
20mW
Voltage Supply Source
Single Supply
Mounting Type
Surface Mount
Package / Case
8-TSSOP, 8-MSOP (0.118", 3.00mm Width)
Resolution (bits)
10bit
Input Channel Type
Single Ended
Supply Voltage Range - Analogue
2.35V To 5.25V
Supply Current
4mA
No. Of Pins
8
Sampling Rate
250kSPS
Rohs Compliant
Yes
Number Of Elements
1
Resolution
10Bit
Architecture
SAR
Sample Rate
250KSPS
Input Polarity
Unipolar
Input Type
Voltage
Rated Input Volt
5.25V
Differential Input
No
Power Supply Requirement
Single
Single Supply Voltage (typ)
3/5V
Single Supply Voltage (min)
2.35V
Single Supply Voltage (max)
5.25V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
20mW
Differential Linearity Error
±0.5LSB
Integral Nonlinearity Error
±0.5LSB
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Package Type
MSOP
Input Signal Type
Single-Ended
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7911ARMZ
Manufacturer:
ADI
Quantity:
3 000
Part Number:
AD7911ARMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD7911ARMZ
Quantity:
1 000
Part Number:
AD7911ARMZ-REEL
Manufacturer:
ADI
Quantity:
3 000
Part Number:
AD7911ARMZ-REEL7
Manufacturer:
ADI
Quantity:
3 000
For example, the ADSP-2189 has a master clock frequency of
40 MHz. If the SCLKDIV register is loaded with the value of 3,
then an SCLK of 5 MHz is obtained, and eight master clock
periods elapse for every one SCLK period. Depending on the
throughput rate selected, if the timer register is loaded with the
value 803 (803 + 1 = 804), then 100.5 SCLK occur between
interrupts and subsequently between transmit instructions. This
situation results in nonequidistant sampling, because the
transmit instruction occurs on a SCLK edge. If the number of
SCLKs between interrupts is a whole integer figure of N, then
equidistant sampling is implemented by the DSP.
AD7911/AD7921 to DSP563xx Interface
The connection diagram in Figure 34 shows how the AD7911/
AD7921 can be connected to the SSI (synchronous serial
interface) of the DSP563xx family of DSPs from Motorola. The
SSI is operated in synchronous and normal mode (SYN = 1 and
MOD = 0 in the Control Register B, CRB) with internally
generated word frame sync for both Tx and Rx (Bits FSL1 = 0
and FSL0 = 0 in the CRB). Set the word length in the Control
Register A (CRA) to 16 by setting Bits WL2 = 0, WL1 = 1, and
WL0 = 0 for the AD7921. This DSP does not offer the option for
a 14-bit word length, so the AD7911 word length is set up to
16 bits like the AD7921. For the AD7911, the conversion process
uses 16 SCLK cycles, with the last two clock periods clocking
out two trailing zeros to fill the 16-bit word.
To implement the power-down mode on the AD7911/AD7921,
the word length can be changed to 8 bits by setting Bits
WL2 = 0, WL1 = 0, and WL0 = 0 in CRA. The FSP bit in the
CRB register can be set to 1, which means that the frame goes
Rev. 0 | Page 23 of 28
low and a conversion starts. Likewise, by means of the Bits
SCD2, SCKD, and SHFD in the CRB register, the Pin SC2 (the
frame sync signal) and SCK in the serial port are configured as
outputs, and the MSB is shifted first.
The values are as follows:
Note that, for signal processing applications, the frame
synchronization signal from the DSP563xx must provide
equidistant sampling.
*ADDITIONAL PINS OMITTED FOR CLARITY
MOD = 0
SYN = 1
WL2, WL1, WL0 depend on the word length
FSL1 = 0, FSL0 = 0
FSP = 1, negative frame sync
SCD2 = 1
SCKD = 1
SHFD = 0
AD7921*
AD7911/
DOUT
SCLK
DIN
CS
Figure 34. Interfacing to the DSP563xx
AD7911/AD7921
SCK
SRD
STD
SC2
DSP563xx*

Related parts for AD7911ARMZ