X1226S8 Intersil, X1226S8 Datasheet - Page 15

no-image

X1226S8

Manufacturer Part Number
X1226S8
Description
IC RTC CLNDR OUTFREQ 4K EE 8SOIC
Manufacturer
Intersil
Type
Clock/Calendar/EEPROMr
Datasheet

Specifications of X1226S8

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X1226S8
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1226S8I
Manufacturer:
XICOR
Quantity:
16
Part Number:
X1226S8I
Manufacturer:
XILINX
0
Part Number:
X1226S8IZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X1226S8IZ-2.7A
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1226S8IZT1
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X1226S8Z
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X1226S8ZT1
Quantity:
1 831
Random Read
Random read operations allow the master to access
any location in the X1226. Prior to issuing the Slave
Address Byte with the R/W bit set to zero, the master
must first perform a “dummy” write operation.
The master issues the start condition and the slave
address byte, receives an acknowledge, then issues
the word address bytes. After acknowledging receipt
of each word address byte, the master immediately
issues another start condition and the slave address
byte with the R/W bit set to one. This is followed by an
acknowledge from the device and then by the eight bit
data word. The master terminates the read operation
by not responding with an acknowledge and then issu-
ing a stop condition. Refer to Figure 12 for the
address, acknowledge, and data transfer sequence.
In a similar operation called “Set Current Address,” the
device sets the address if a stop is issued instead of
the second start shown in Figure 12. The X1226 then
goes into standby mode after the stop and all bus
activity will be ignored until a start is detected. This
operation loads the new address into the address
counter. The next Current Address Read operation will
Figure 12. Random Address Read Sequence
Figure 13. Sequential Read Sequence
Signals from
the Master
SDA Bus
Signals from
the Slave
Signals from
the Master
SDA Bus
Signals from
the Slave
15
S
a
t
r
t
1
Address
Slave
Address
Slave
1
1
C
A
K
1
1
0
C
A
K
Data
0 0 0 0 0 0 0
(1)
Address 1
Word
A
C
K
X1226
A
C
K
Address 0
Data
(2)
Word
read from the newly loaded address. This operation
could be useful if the master knows the next address it
needs to read, but is not ready for the data.
Sequential Read
Sequential reads can be initiated as either a current
address read or random address read. The first data
byte is transmitted as with the other modes; however,
the master now responds with an acknowledge, indi-
cating it requires additional data. The device continues
to output data for each acknowledge received. The
master terminates the read operation by not responding
with an acknowledge and then issuing a stop condition.
The data output is sequential, with the data from
address n followed by the data from address n + 1.
The address counter for read operations increments
through all page and column addresses, allowing the
entire memory contents to be serially read during one
operation. At the end of the address space the counter
“rolls over” to the start of the address space and the
X1226 continues to output data for each acknowledge
received. Refer to Figure 13 for the acknowledge and
data transfer sequence.
A
C
K
A
C
K
S
(n is any integer greater than 1)
a
r
t
t
1
Address
Data
(n-1)
Slave
1
1
1
1
A
C
K
A
C
K
Data
Data
(n)
S
o
p
t
S
o
p
t
May 8, 2006
FN8098.3

Related parts for X1226S8