ISL12024IBZ Intersil, ISL12024IBZ Datasheet - Page 16

no-image

ISL12024IBZ

Manufacturer Part Number
ISL12024IBZ
Description
IC RTC/CALENDAR EEPROM 8-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/EEPROMr
Datasheet

Specifications of ISL12024IBZ

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12024IBZ
Manufacturer:
INTERSIL
Quantity:
20 000
Device Addressing
Following a start condition, the master must output a Slave
Address Byte. The first four bits of the Slave Address Byte
specify access to either the EEPROM array or to the CCR.
Slave bits ‘1010’ access the EEPROM array. Slave bits
‘1101’ access the CCR.
When shipped from the factory, EEPROM array is
UNDEFINED, and should be programmed by the customer
to a known state.
Bit 3 through Bit 1 of the slave byte specify the device select
bits. These are set to ‘111’.
The last bit of the Slave Address Byte defines the operation
to be performed. When this R/W bit is a one, then a read
operation is selected. A zero selects a write operation (see
Figure 15.)
After loading the entire Slave Address Byte from the SDA
bus, the ISL12024 compares the device identifier and device
select bits with ‘1010111’ or ‘1101111’. Upon a correct
compare, the device outputs an acknowledge on the SDA
line.
ARRAY
CCR
FIGURE 15. SLAVE ADDRESS, WORD ADDRESS, AND DATA BYTES (16 BYTE PAGES)
A7
1
1
D7
0
DEVICE IDENTIFIER
16
A6
0
1
D6
0
A5
D5
1
0
0
A4
D4
0
1
0
A3
D3
1
0
ISL12024
A2
D2
1
0
Following the Slave Byte is a two byte word address. The
word address is either supplied by the master device or
obtained from an internal counter. On power-up, the internal
address counter is set to address 0h, so a current address
read of the EEPROM array starts at address 0. When
required, as part of a random read, the master must supply
the 2 Word Address Bytes as shown in Figure 15.
In a random read operation, the slave byte in the “dummy
write” portion must match the slave byte in the “read”
section. That is if the random read is from the array the slave
byte must be 1010111x in both instances. Similarly, for a
random read of the Clock/Control Registers, the slave byte
must be 1101111x in both places.
A1
D1
1
0
R/W
A8
A0
D0
SLAVE ADDRESS BYTE
WORD ADDRESS 1
WORD ADDRESS 0
DATA BYTE
BYTE 3
BYTE 1
BYTE 2
BYTE 0
August 18, 2008
FN6370.3

Related parts for ISL12024IBZ