CY25100ZXI31 Cypress Semiconductor Corp, CY25100ZXI31 Datasheet - Page 5

no-image

CY25100ZXI31

Manufacturer Part Number
CY25100ZXI31
Description
IC FLD/FACTORY PROG SSCLK 8TSSOP
Manufacturer
Cypress Semiconductor Corp
Type
Fanout Distribution, Spread Spectrum Clock Generatorr
Datasheet

Specifications of CY25100ZXI31

Number Of Circuits
1
Package / Case
8-TSSOP
Pll
Yes
Input
CMOS, Crystal
Output
CMOS
Ratio - Input:output
1:2
Differential - Input:output
No/No
Frequency - Max
200MHz
Divider/multiplier
Yes/No
Voltage - Supply
3.13 V ~ 3.45 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Frequency-max
200MHz
Maximum Input Frequency
166 MHz
Minimum Input Frequency
8 MHz
Output Frequency Range
3 MHz to 200 MHz
Supply Voltage (max)
3.45 V
Supply Voltage (min)
3.13 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3690 - SOCKET ADAPTER FOR CY25100CY3691 - SOCKET ADAPTER FOR CY25100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
DC Electrical Characteristics
AC Electrical Characteristics
The AC Electrical Characteristics for part CY25100 is as follows.
Document #: 38-07499 Rev. *H
I
I
DC
SR1
SR2
SR3
SR4
T
T
T
T
T
T
T
T
Note
Parameter
VDD
DDS
Parameter
2. Jitter is configuration dependent. Actual jitter is dependent on XIN jitter and edge rate, number of active outputs, output frequencies, spread percentage, temperature,
OE1
OE2
CCJ1
CCJ2
CCJ3
STP
PU1
PU2
and output load.
[2]
[2]
[2]
Supply Current
Standby Current
Output Duty Cycle
Output Duty Cycle
Rising Edge Slew Rate
Falling Edge Slew Rate
Rising Edge Slew Rate
Falling Edge Slew Rate
Cycle-to-Cycle Jitter
SSCLK (Pin 7)
Cycle-to-Cycle Jitter
SSCLK (Pin 7)
Cycle-to-Cycle Jitter
REFCLK (Pin 6)
Power down Time
(pin 4 = PD#)
Output Disable Time
(pin 4 = OE)
Output Enable Time
(pin 4 = OE)
Power Up Time,
Crystal is used
Power Up Time,
Reference clock is used
Description
Description
(continued)
V
REFCLK = 30 MHz, SSCLK = 66 MHz,
C
V
PD# = 0V (driven reference pulled down)
SSCLK, Measured at V
REFCLK, Measured at V
Duty Cycle of CLKIN = 50% at input bias
SSCLK from 3 to 100 MHz; REFCLK from 3 to
100 MHz. 20%–80% of V
SSCLK from 3 to 100 MHz; REFCLK from 3 to
100 MHz. 80%–20% of V
SSCLK from 100 to 200 MHz; REFCLK from 100
to 166 MHz 20%–80% of V
SSCLK from 100 to 200 MHz; REFCLK from 100
to 166 MHz 80%–20% of V
CLKIN = SSCLK = 166 MHz, 2% spread,
REFCLK off
CLKIN = SSCLK = 66 MHz, 2% spread,
REFCLK off
CLKIN = SSCLK = 33 MHz, 2% spread,
REFCLK off
CLKIN = SSCLK = 166 MHz, 2% spread,
REFCLK on
CLKIN = SSCLK = 66 MHz, 2% spread,
REFCLK on
CLKIN = SSCLK = 33 MHz, 2% spread,
REFCLK on
CLKIN = SSCLK = 166 MHz, 2% spread,
REFCLK on
CLKIN = SSCLK = 66 MHz, 2% spread,
REFCLK on
CLKIN = SSCLK = 33 MHz, 2% spread,
REFCLK on
Time from falling edge on PD# to stopped
outputs (Asynchronous)
Time from falling edge on OE to stopped outputs
(Asynchronous)
Time from rising edge on OE to outputs at a valid
frequency (Asynchronous)
Time from rising edge on PD# to outputs at valid
frequency (Asynchronous)
Time from rising edge on PD# to outputs at valid
frequency (Asynchronous), reference clock at
correct frequency
DD
DD
LOAD
= 3.45V, Fin = 30 MHz,
= 3.45V, Device powered down with
= 15 pF, PD#/OE = SSON# = V
[1]
Condition
Condition
DD
DD
DD
DD
/2
DD
DD
/2
DD
Min
Min
0.7
0.7
1.0
1.2
45
40
Typ
Typ
100
130
100
105
200
100
135
150
150
150
1.1
1.1
1.6
1.6
3.5
25
15
50
50
90
80
2
CY25100
Max
Max
120
130
170
130
140
260
100
130
180
350
350
350
3.6
3.6
4.0
4.0
Page 5 of 14
55
60
35
30
5
3
Unit
V/ns
V/ns
V/ns
V/ns
Unit
ms
ms
ps
ps
ps
ps
ps
ps
ps
ns
ns
ns
mA
ps
ps
%
%
μA
[+] Feedback

Related parts for CY25100ZXI31