MK2069-03GI IDT, Integrated Device Technology Inc, MK2069-03GI Datasheet - Page 17

IC VCXO CLK TRANSLATOR 56-TSSOP

MK2069-03GI

Manufacturer Part Number
MK2069-03GI
Description
IC VCXO CLK TRANSLATOR 56-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Synchronizerr
Datasheet

Specifications of MK2069-03GI

Pll
Yes
Input
LVCMOS
Output
LVCMOS
Number Of Circuits
1
Ratio - Input:output
1:3
Differential - Input:output
No/No
Frequency - Max
160MHz
Divider/multiplier
Yes/No
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
56-TSSOP
Frequency-max
160MHz
Number Of Elements
2
Supply Current
30mA
Pll Input Freq (min)
1KHz
Pll Input Freq (max)
27MHz
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
TSSOP
Output Frequency Range
2.5 to 160MHz
Operating Supply Voltage (min)
3.15V
Operating Supply Voltage (max)
3.45V
Operating Temperature Classification
Industrial
Pin Count
56
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
AC Electrical Characteristics
IDT™ / ICS™ VCXO-BASED CLOCK TRANSLATOR WITH HIGH MULTIPLICATION 17
MK2069-03
VCXO-BASED CLOCK TRANSLATOR WITH HIGH MULTIPLICATION
Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature -40 to +85 C
Crystal Frequency Range
(Note 1)
VCXO Crystal Pull Range
VCXO Crystal Free-Run
Frequency (Note 2)
Input Clock Frequency (Note 3)
Input Clock Pulse Width
VCXO PLL Phase Detector Jitter
Tolerance
Translator PLL VCO Frequency
Timing Jitter, Filtered
500Hz-1.3MHz (OC-3)
Timing Jitter, Filtered
65kHz-5MHz (OC-3)
Timing Jitter, Filtered
1kHz-5MHz (OC-12)
Timing Jitter, Filtered
250kHz-5MHz (OC-12)
Output Frequency
Output Duty Cycle (% high time),
VCLK when SV Divider = 1
Output Duty Cycle (% high time),
VCLK when SV Divider > 1,
TCLK
Output High Time, RCLK
(Note 4)
Output Rise Time, VCLK and
RCLK
Output Fall Time, VCLK and
RCLK
Parameter
Symbol
f
XTAL
t
t
t
t
t
t
t
t
f
f
t
t
t
OJf
OJf
OJf
OJf
f
OD
OD
OH
OR
OF
XP
XF
JT
f
ID
V
I
Using recommended
crystal
Using recommended
crystal
Input reference = 0 Hz
Positive or Negative
Pulse
1 UI = phase detector
period
Derived from phase
noise characteristics,
peak-to-peak 6 sigma
Derived from phase
noise characteristics,
peak-to-peak 6 sigma
Derived from phase
noise characteristics,
peak-to-peak 6 sigma
Derived from phase
noise characteristics,
peak-to-peak 6 sigma
VCO frequency = 40 to
320 MHz
Measured at VDD/2,
C
Measured at VDD/2,
C
Measured at VDD/2,
C
0.8 to 2.0V, C
2.0 to 0.8V, C
L
L
L
=15pF
=15pF
=15pF
Conditions
L
L
=15pF
=15pF
0.001
±115
Min.
13.5
-300
2.5
10
40
40
44
Period
VCLK
Typ.
±150
-150
105
0.4
0.5
1.5
1.5
95
85
80
50
50
VCXO AND SYNTHESIZER
MK2069-03
Max. Units
320
160
27
27
60
65
2
2
MHz
MHz
nsec
MHz
MHz
ppm
ppm
UI
ps
ps
ps
ps
ns
ns
%
%
REV J 030906

Related parts for MK2069-03GI