ADCMP600BRJZ-R2 Analog Devices Inc, ADCMP600BRJZ-R2 Datasheet - Page 5

no-image

ADCMP600BRJZ-R2

Manufacturer Part Number
ADCMP600BRJZ-R2
Description
Comparator Single R-R I/P 5.5V 5-Pin SOT-23 T/R
Manufacturer
Analog Devices Inc
Type
General Purposer

Specifications of ADCMP600BRJZ-R2

Package
5SOT-23
Typical Voltage Gain Range
70 to 90 dB
Rail To Rail
Rail to Rail Input
Number Of Channels Per Chip
1
Minimum Single Supply Voltage
2.5 V
Power Supply Type
Single
Number Of Elements
1
Output Type
CMOS, TTL
Voltage - Supply
2.5 V ~ 5.5 V
Mounting Type
Surface Mount
Package / Case
SC-74A, SOT-753
Comparator Type
High Speed
No. Of Comparators
1
Response Time
3.5ns
Ic Output Type
CMOS, TTL
Supply Voltage Range
2.5V To 5.5V
Amplifier Case Style
SOT-23
No. Of Pins
5
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
TIMING INFORMATION
Figure 2 illustrates the ADCMP600/ADCMP601/ADCMP602 latch timing relationships. Table 2 provides definitions of the terms shown
in Figure 2.
Table 2. Timing Descriptions
Symbol
t
t
t
t
t
t
t
t
t
V
PDH
PDL
PLOH
PLOL
H
PL
S
R
F
OD
Timing
Input to output high delay
Input to output low delay
Latch enable to output high delay
Latch enable to output low delay
Minimum hold time
Minimum latch enable pulse width
Minimum setup time
Output rise time
Output fall time
Voltage overdrive
INPUT VOLTAGE
LATCH ENABLE
DIFFERENTIAL
Q OUTPUT
V
IN
Description
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition.
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition.
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs.
Minimum time that the latch enable signal must be high to acquire an input signal change.
Minimum time before the negative transition of the latch enable signal occurs that an
input signal change must be present to be acquired and held at the outputs.
Amount of time required to transition from a low to a high output as measured at the 20%
and 80% points.
Amount of time required to transition from a high to a low output as measured at the 20%
and 80% points.
Difference between the input voltages V
Figure 2. System Timing Diagram
V
t
S
OD
t
PDL
Rev. A | Page 5 of 16
t
H
t
F
ADCMP600/ADCMP601/ADCMP602
t
PL
t
PLOH
A
and V
B
.
1.1V
V
50%
N
± V
OS

Related parts for ADCMP600BRJZ-R2