DS90C363BMT National Semiconductor, DS90C363BMT Datasheet - Page 9

no-image

DS90C363BMT

Manufacturer Part Number
DS90C363BMT
Description
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90C363BMT

Number Of Elements
3
Input Type
CMOS/TTL
Operating Supply Voltage (typ)
3.3V
Output Type
Flat Panel Display
Differential Output Voltage
450mV
Transmission Data Rate
455Mbps
Power Dissipation
1.98W
Operating Temp Range
-10C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
48
Package Type
TSSOP
Number Of Receivers
21
Number Of Drivers
3
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DS90C363BMT
Quantity:
1
Part Number:
DS90C363BMT/NOPB
Manufacturer:
NSC
Quantity:
98
Part Number:
DS90C363BMT/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
DS90C363BMTX
Manufacturer:
NSC
Quantity:
2 035
Part Number:
DS90C363BMTX/NOPB
Manufacturer:
NS
Quantity:
9 971
Applications Information
The DS90C363B are backward compatible with the
DS90C363/DS90CF363, DS90C363A/DS90CF363A and
are a pin-for-pin replacement.
This device may also be used as a replacement for the
DS90CF563 (5V, 65MHz) and DS90CF561 (5V, 40MHz)
FPD-Link
modifications:
1. Change 5V power supply to 3.3V. Provide this supply to
2. To implement a falling edge device for the DS90C363B,
TRANSMITTER INPUT PINS
The DS90C363B transmitter input and control inputs accept
3.3V LVTTL/LVCMOS levels. They are not 5V tolerant.
TRANSMITTER INPUT CLOCK/DATA SEQUENCING
The DS90C363B does not require any special requirement
for sequencing of the input clock/data and PD (PowerDown)
signal. The DS90C363B offers a more robust input sequenc-
ing feature where the input clock/data can be inserted after
the release of the PD signal. In the case where the clock/
data is stopped and reapplied, such as changing video mode
within Graphics Controller, it is not necessary to cycle the PD
Pin Diagram
the V
the R_FB pin (pin 14) may be tied to ground OR left
unconnected (an internal pull-down resistor biases this
pin low). Biasing this pin to Vcc implements a rising edge
device.
CC
, LVDS V
Transmitters
CC
and PLL V
with
certain
CC
of the transmitter.
considerations/
DS90C363B
9
signal. However, there are in certain cases where the PD
may need to be asserted during these mode changes. In
cases where the source (Graphics Source) may be supply-
ing an unstable clock or spurious noisy clock output to the
LVDS transmitter, the LVDS Transmitter may attempt to lock
onto this unstable clock signal but is unable to do so due the
instability or quality of the clock source. The PD signal in
these cases should then be asserted once a stable clock is
applied to the LVDS transmitter. Asserting the PWR DOWN
pin will effectively place the device in reset and disable the
PLL, enabling the LVDS Transmitter into a power saving
standby mode. However, it is still generally a good practice
to assert the PWR DOWN pin or reset the LVDS transmitter
whenever the clock/data is stopped and reapplied but it is
not mandatory for the DS90C363B.
SPREAD SPECTRUM CLOCK SUPPORT
The DS90C363B can support Spread Spectrum Clocking
signal type inputs. The DS90C383B outputs will accurately
track Spread Spectrum Clock/Data inputs with modulation
frequencies of up to 100kHz (max.)with either center spread
of
POWER SOURCES SEQUENCE
In typical applications, it is recommended to have V
V
separate de-coupling bypass capacitor groups. There is no
requirement on which VCC entering the device first.
CC
±
2.5% or down spread -5% deviations.
and PLL V
20098623
CC
from the same power source with three
www.national.com
CC
, LVDS

Related parts for DS90C363BMT