XE1202AI027TRLF Semtech, XE1202AI027TRLF Datasheet - Page 25

no-image

XE1202AI027TRLF

Manufacturer Part Number
XE1202AI027TRLF
Description
Narrow Band 433/868/915MHz RF Transceiver
Manufacturer
Semtech
Datasheets
When “RTParam_Bits” is “0”, the bit synchronizer is turned off, and the signal DATAOUT is the output of the
demodulator. In this case DCLK is not used and its value is set to “low”. The maximum current drive on DATAOUT
and DCLK is 2 mA @ 2.7 V, the maximum load is CLop.
5.6 Pattern Recognition Interface
When this feature is enabled, the incoming NRZ bit stream is compared with a pattern stored in the “Pattern”
register. The PATTERN output (active-low) is driven by the output of this comparator and is synchronized by DCK.
It is asserted when a match is detected, otherwise negated (please see Figure 12, below). Changes occur at the
rising edge of DCK.
When the feature is disabled, the PATTERN output is always negated. The maximum current drive on PATTERN is
2 mA @ 2.7 V, the maximum load is CLop.
5.7 Clock Output Interface
CLKOUT is a clock signal at 1.22, 2.44, 4.87, or 9.75 MHz, depending on user-programming. When the XE1202A
TrueRF™ is in Sleep Mode (MODE[2:0] = 000) or when “RTParam_Clkout” is low, this clock is disabled.
5.8 Default settings at power-up
Upon power-up all RTParam, FSParam, ADParam and Pattern registers are set to 00H.
At power-up, the XE1202A TrueRF™ is in Standby mode, which means that the Xtal oscillator is enabled;
additionally a clock signal at 1.22 MHz (reference frequency divided by 32) is present at CLKOUT. However,
internally, RTParam_Clkout is low, which means that if the configuration register remains unaltered, the clock
signal at CLKOUT will be disabled on the first rising edge of /EN; in addition, at the first rising edge of /EN, the
circuit will be put in the mode corresponding to the status of the signals at MODE(2:0) inputs. Thus, to keep the
circuit in Standby mode and the clock signal present on CLKOUT, RTParam_Clkout has to be set high during the
first communication through the 3-wire bus, and the MODE(0) has to be set high before the first rising edge of /EN.
© Semtech 2006
DATAOUT
DATAOUT
PATTERN
PATTERN
(NRZ)
(NRZ)
DCLK
DCLK
DATAOUT
DATAOUT
(NRZ)
(NRZ)
DCLK
DCLK
BIT N - x=PATTERN[x]
BIT N - x=PATTERN[x]
BIT N
BIT N
Figure 12: Pattern Recognition timing
Figure 11: DATAOUT timing
26
BIT N-1=PATTERN[1]
BIT N-1=PATTERN[1]
XE1202A TrueRF™
BIT N+1
BIT N+1
BIT N=PATTERN[0]
BIT N=PATTERN[0]
www.semtech.com

Related parts for XE1202AI027TRLF