XC6SLX4-2TQG144C Xilinx Inc, XC6SLX4-2TQG144C Datasheet - Page 70

no-image

XC6SLX4-2TQG144C

Manufacturer Part Number
XC6SLX4-2TQG144C
Description
FPGA, SPARTAN-6 LX, 3K, 144TQGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXr

Specifications of XC6SLX4-2TQG144C

No. Of Logic Blocks
600
No. Of Macrocells
3840
Family Type
Spartan-6
No. Of Speed Grades
2
Total Ram Bits
221184
No. Of I/o's
102
Clock Management
DCM, PLL
I/o Supply Voltage
3.3V
Operating
RoHS Compliant
Package / Case
144-LFQFP
Mounting Type
Surface Mount
Voltage - Supply
1 V ~ 3.6 V
Operating Temperature
0°C ~ 85°C
Number Of I /o
102
Number Of Logic Elements/cells
3840
Core Supply Voltage Range
1.14V To
Rohs Compliant
Yes
Number Of Labs/clbs
300
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX4-2TQG144C
Manufacturer:
XILINX
Quantity:
650
Part Number:
XC6SLX4-2TQG144C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX4-2TQG144C
Manufacturer:
XILINX
0
Part Number:
XC6SLX4-2TQG144C
Manufacturer:
SPARTAN
Quantity:
20 000
Part Number:
XC6SLX4-2TQG144C
0
Table 75: Duty Cycle Distortion and Clock-Tree Skew (Cont’d)
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
2.
3.
T
BUFIOSKEW
Symbol
LXT devices are not available with a -1L speed grade. The LX4 is not available in -3N speed grade.
These parameters represent the worst-case duty cycle distortion observable at the pins of the device using LVDS output buffers. For cases where
other I/O standards are used, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times.
The T
for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx FPGA Editor and Timing Analyzer
tools to evaluate clock skew specific to your application.
CKSKEW
I/O clock tree skew across one clock region
value represents the worst-case clock-tree skew observable between sequential I/O elements. Significantly less clock-tree skew exists
Description
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
XC6SLX4
XC6SLX9
XC6SLX16
XC6SLX25
XC6SLX25T
XC6SLX45
XC6SLX45T
XC6SLX75
XC6SLX75T
XC6SLX100
XC6SLX100T
XC6SLX150
XC6SLX150T
Device
(1)
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
-3
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
Speed Grade
-3N
N/A
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
0.06
-2
0.07
0.07
0.07
0.07
0.07
0.07
0.07
0.07
N/A
N/A
N/A
N/A
N/A
-1L
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
70

Related parts for XC6SLX4-2TQG144C