LAN8700C-AEZG Standard Microsystems (SMSC), LAN8700C-AEZG Datasheet - Page 54

no-image

LAN8700C-AEZG

Manufacturer Part Number
LAN8700C-AEZG
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN8700C-AEZG

Number Of Receivers
1
Data Rate
10/100Mbps
Operating Supply Voltage (typ)
3.3V
Package Type
QFN EP
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN8700C-AEZG
Manufacturer:
Standard
Quantity:
6 313
Part Number:
LAN8700C-AEZG
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN8700C-AEZG
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN8700C-AEZG
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LAN8700C-AEZG
Quantity:
3 957
Company:
Part Number:
LAN8700C-AEZG
Quantity:
11
Part Number:
LAN8700C-AEZG-C3
Manufacturer:
ROHM
Quantity:
1 638
Part Number:
LAN8700C-AEZG-C3
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN8700C-AEZG-C3
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
TOSHIBA
Quantity:
24 000
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
SMSC
Quantity:
1 881
Part Number:
LAN8700C-AEZG-TR
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LAN8700C-AEZG-TR
Quantity:
1 494
Revision 2.2 (12-04-09)
5.4.9.2
MODE[2:0]
000
001
010
100
101
011
110
111
PHY application, this ensures that the scramblers are out of synchronization and disperses the
electromagnetic radiation across the frequency spectrum.
Mode Bus – MODE[2:0]
The MODE[2:0] bus controls the configuration of the 10/100 digital block. When the nRST pin is
deasserted, the register bit values are loaded according to the MODE[2:0] pins. The 10/100 digital
block is then configured by the register bit values. When a soft reset occurs (bit 0.15) as described in
Table
MODE[2:0] pins have no affect.
10Base-T Half Duplex. Auto-negotiation disabled.
10Base-T Full Duplex. Auto-negotiation disabled.
100Base-TX Half Duplex. Auto-negotiation
disabled.
CRS is active during Transmit & Receive.
100Base-TX Full Duplex. Auto-negotiation disabled.
CRS is active during Receive.
100Base-TX Half Duplex is advertised. Auto-
negotiation enabled.
CRS is active during Transmit & Receive.
Repeater mode. Auto-negotiation enabled.
100Base-TX Half Duplex is advertised.
CRS is active during Receive.
Power Down mode. In this mode the PHY will
wake-up in Power-Down mode. The PHY cannot be
used when the MODE[2:0] bits are set to this mode.
To exit this mode, the MODE bits in Register 18.7:5
(see
value and a soft reset must be issued.
All capable. Auto-negotiation enabled.
5.30, the configuration of the 10/100 digital block is controlled by the register bit values, and the
Table
5.39) must be configured to some other
MODE DEFINITIONS
±15kV ESD Protected MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX Support and flexPWR
Table 5.48 MODE[2:0] Bus
DATASHEET
54
DEFAULT REGISTER BIT VALUES
REGISTER 0
[13,12,10,8]
X10X
0000
0001
1000
1001
1100
1100
N/A
SMSC LAN8700/LAN8700i
®
REGISTER 4
Technology in a Small Footprint
[8,7,6,5]
0100
0100
1111
N/A
N/A
N/A
N/A
N/A
Datasheet

Related parts for LAN8700C-AEZG