IMIZ9952AA Cypress Semiconductor Corp, IMIZ9952AA Datasheet - Page 5

no-image

IMIZ9952AA

Manufacturer Part Number
IMIZ9952AA
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of IMIZ9952AA

Number Of Outputs
11
Operating Supply Voltage (max)
3.47V
Operating Temp Range
-40C to 85C
Propagation Delay Time
0.2ns
Operating Supply Voltage (min)
3.14V
Mounting
Surface Mount
Pin Count
32
Operating Supply Voltage (typ)
3.3V
Package Type
TQFP
Duty Cycle
50%
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IMIZ9952AA
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Description
The Z9952 has an integrated PLL that provides low skew and low jitter clock outputs for high performance
microprocessors. The PLL is ensured stable operation given that the VCO is configured to run between 200 MHz to 480
MHz. This allows a wide range of output frequencies up to 180MHz. The Z9952 features three banks of individually
configurable outputs: Bank A five outputs, Bank B four outputs, and Bank C two outputs. When MR/OE# input is set
high, all the outputs are tri-stated. The Z9952 outputs are LVCMOS compatible and can drive two series terminated 50
transmission lines. With this capability the Z9952 has an effective fanout of 1:22. Low output-to-output skews make the
Z9952 ideal for clock distribution in nested clock trees in the most demanding of synchronous systems.
The phase detector compares the input reference clock to the external feedback input. For normal operation, the
external feedback input, FB_IN, is connected to one of the outputs. The internal VCO is running at multiples of the input
reference clock set by SEL(A:C) select inputs, see Table 2. The VCO_SEL input allows for the choice of two VCO
ranges to optimize PLL stability and jitter performance, see Table 1. The VCO frequency is then divided down to provide
the required output frequencies. The use of even dividers ensures that the output duty cycle remains at 50%.
Zero Delay Buffer
When used as a zero delay buffer the Z9952 will likely be in a nested clock tree application. Any of the eleven outputs
can be used as the feedback to the PLL. By using one of the outputs as a feedback to the PLL the propagation delay
through the device is eliminated. The PLL works to align the output edge with the input reference edge thus producing a
near zero delay. The reference frequency affects the static phase offset of the PLL and thus the relative delay between
the inputs and outputs. Because the static phase offset is a function of the reference clock the Tpd of the Z9952 is a
function of the configuration used.
Cypress Semiconductor Corporation
http://www.cypress.com
SELA
0
1
QA
4
6
SELB
0
1
Table 2
QB
4
2
SELC
0
1
QC
2
4
3.3V, 180MHz, Multi-Output Zero Delay Buffer
Document#: 38-07085 Rev. *B
Z9952
12/22/2002
Page 5 of 9
[+] Feedback

Related parts for IMIZ9952AA