XC3S250E-4VQG100C Xilinx Inc, XC3S250E-4VQG100C Datasheet - Page 138

FPGA Spartan®-3E Family 250K Gates 5508 Cells 572MHz 90nm (CMOS) Technology 1.2V 100-Pin VTQFP

XC3S250E-4VQG100C

Manufacturer Part Number
XC3S250E-4VQG100C
Description
FPGA Spartan®-3E Family 250K Gates 5508 Cells 572MHz 90nm (CMOS) Technology 1.2V 100-Pin VTQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S250E-4VQG100C

Package
100VTQFP
Family Name
Spartan®-3E
Device Logic Cells
5508
Device Logic Units
612
Device System Gates
250000
Number Of Registers
4896
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
66
Ram Bits
221184
Number Of Logic Elements/cells
5508
Number Of Labs/clbs
612
Total Ram Bits
221184
Number Of I /o
66
Number Of Gates
250000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1525

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S250E-4VQG100C
Manufacturer:
XILINX
Quantity:
1 200
Part Number:
XC3S250E-4VQG100C
Manufacturer:
XILINX
Quantity:
296
Part Number:
XC3S250E-4VQG100C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S250E-4VQG100C
Manufacturer:
XILINX
0
Part Number:
XC3S250E-4VQG100C
Manufacturer:
ALTERA
0
Part Number:
XC3S250E-4VQG100C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
DC and Switching Characteristics
Configurable Logic Block (CLB) Timing
Table 98: CLB (SLICEM) Timing
138
Notes:
1.
Clock-to-Output Times
T
Setup Times
T
T
Hold Times
T
T
Clock Timing
T
T
F
Propagation Times
T
Set/Reset Pulse Width
T
AS
AH
CKO
DICK
CKDI
CH
CL
TOG
ILO
RPW_CLB
The numbers in this table are based on the operating conditions set forth in
Symbol
When reading from the FFX (FFY) Flip-Flop,
the time from the active transition at the CLK
input to data appearing at the XQ (YQ) output
Time from the setup of data at the F or G input
to the active transition at the CLK input of the
CLB
Time from the setup of data at the BX or BY
input to the active transition at the CLK input of
the CLB
Time from the active transition at the CLK input
to the point where data is last held at the F or
G input
Time from the active transition at the CLK input
to the point where data is last held at the BX or
BY input
The High pulse width of the CLB’s CLK signal
The Low pulse width of the CLK signal
Toggle frequency (for export control)
The time it takes for data to travel from the
CLB’s F (G) input to the X (Y) output
The minimum allowable pulse width, High or
Low, to the CLB’s SR input
Description
www.xilinx.com
Table
0.46
1.58
0.70
0.70
1.57
Min
0
0
0
-
-
77.
-5
Max
0.52
0.66
657
Speed Grade
-
-
-
-
-
-
-
0.52
1.81
0.80
0.80
1.80
Min
DS312-3 (v3.8) August 26, 2009
0
0
0
-
-
-4
Product Specification
Max
0.60
0.76
572
-
-
-
-
-
-
-
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
R

Related parts for XC3S250E-4VQG100C