LCMXO1200C-5FTN256C LATTICE SEMICONDUCTOR, LCMXO1200C-5FTN256C Datasheet - Page 3

no-image

LCMXO1200C-5FTN256C

Manufacturer Part Number
LCMXO1200C-5FTN256C
Description
CPLD MachXO Family 600 Macro Cells 1.8V/2.5V/3.3V 256-Pin FTBGA Tray
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of LCMXO1200C-5FTN256C

Package
256FTBGA
Family Name
MachXO
Number Of Macro Cells
600
Maximum Propagation Delay Time
3.6 ns
Number Of User I/os
211
Typical Operating Supply Voltage
1.8|2.5|3.3 V
Ram Bits
9420.8
Memory Type
SRAM
Operating Temperature
0 to 85 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO1200C-5FTN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO1200C-5FTN256C
Manufacturer:
LATTICE
Quantity:
20 000
Introduction
Lattice Semiconductor
MachXO Family Data Sheet
The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flex-
ible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-
security, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and
careful design will provide the high pin-to-pin performance also associated with CPLDs.
®
The ispLEVER
design tools from Lattice allow complex designs to be efficiently implemented using the MachXO
family of devices. Popular logic synthesis tools provide synthesis library support for MachXO. The ispLEVER tools
use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in
the MachXO device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design
for timing verification.
1-2

Related parts for LCMXO1200C-5FTN256C