XC5VLX110-1FFG676I Xilinx Inc, XC5VLX110-1FFG676I Datasheet - Page 378

FPGA Virtex®-5 Family 110592 Cells 65nm (CMOS) Technology 1V 676-Pin FCBGA

XC5VLX110-1FFG676I

Manufacturer Part Number
XC5VLX110-1FFG676I
Description
FPGA Virtex®-5 Family 110592 Cells 65nm (CMOS) Technology 1V 676-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG676I

Package
676FCBGA
Family Name
Virtex®-5
Device Logic Units
110592
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
440
Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Total Ram Bits
4718592
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
676-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG676I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG676I
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG676I
Manufacturer:
ALTERA
Quantity:
10
Part Number:
XC5VLX110-1FFG676I
0
Chapter 8: Advanced SelectIO Logic Resources
378
Timing Characteristics of 2:1 SDR Serialization
Table 8-11: OSERDES Switching Characteristics (Continued)
In
X-Ref Target - Figure 8-17
Clock Event 1
On the rising edge of CLKDIV, the word AB is driven from the FPGA logic to the D1 and
D2 inputs of the OSERDES (after some propagation delay).
Clock Event 2
On the rising edge of CLKDIV, the word AB is sampled into the OSERDES from the D1 and
D2 inputs.
Clock Event 3
The data bit A appears at OQ one CLK cycle after AB is sampled into the OSERDES. This
latency is consistent with the
CLK cycle.
Combinatorial
T
T
OSCO_OQ
OSCO_TQ
Figure
CLKDIV
CLK
OQ
D1
D2
Event 1
8-17, the timing of a 2:1 SDR data serialization is illustrated.
Figure 8-17: OSERDES Data Flow and Latency in 2:1 SDR Mode
Symbol
Clock
Event 2
Clock
www.xilinx.com
B
A
Table 8-10
Asynchronous Reset to OQ
Asynchronous Reset to TQ
Clock
Event 3
A
listing of a 2:1 SDR mode OSERDES latency of one
C
D
B
C
E
F
Description
D
E
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
F
UG190_8_17_100307

Related parts for XC5VLX110-1FFG676I