XC2S100E-6FT256I Xilinx Inc, XC2S100E-6FT256I Datasheet - Page 25

no-image

XC2S100E-6FT256I

Manufacturer Part Number
XC2S100E-6FT256I
Description
FPGA Spartan®-IIE Family 100K Gates 2700 Cells 357MHz 0.15um Technology 1.8V 256-Pin FTBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC2S100E-6FT256I

Package
256FTBGA
Family Name
Spartan®-IIE
Device Logic Cells
2700
Device Logic Units
600
Device System Gates
100000
Maximum Internal Frequency
357 MHz
Typical Operating Supply Voltage
1.8 V
Maximum Number Of User I/os
182
Ram Bits
40960

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S100E-6FT256I
Manufacturer:
XILINX
0
Slave Serial Mode
In Slave Serial mode, the FPGA’s CCLK pin is driven by an
external source, allowing the FPGA to be configured from
other logic devices such as microprocessors or in a
daisy-chain configuration.
a Master Serial FPGA configuring a Slave Serial FPGA
Notes:
1.
DS077-2 (v2.3) June 18, 2008
Product Specification
PROGRAM
Figure 18: Loading Serial Mode Configuration Data
If the DriveDone configuration option is not active for any of the FPGAs, pull up DONE with a 330
R
CCLK Rising Edge
To CRC Check
M2
PROGRAM
DONE
User Load One
(Master Serial)
Configuration
Configuration
M0 M1
Goes High
Bit on Next
After INIT
Data File?
Spartan-IIE
End of
Figure 19
GND
Figure 19: Master/Slave Serial Configuration Circuit Diagram
Yes
DOUT
V
V
CCLK
3.3V
CCO
CCINT
INIT
DIN
shows connections for
No
DS001_14_032300
1.8V
3.3V
3.3 K
www.xilinx.com
CLK
DATA
CE
RESET/OE
from a PROM. A Spartan-IIE device in slave serial mode
should be connected as shown for the third device from the
left. Slave Serial mode is selected by a <11x> on the mode
pins (M0, M1, M2). The weak pull-ups on the mode pins
make slave serial the default mode if the pins are left uncon-
nected.
The serial bitstream must be setup at the DIN input pin a
short time before each rising edge of an externally gener-
ated CCLK.
Timing for Slave Serial mode is shown in
page
Daisy Chain
Multiple FPGAs in Slave Serial mode can be daisy-chained
for configuration from a single source. After an FPGA is
configured, data for the next device is sent to the DOUT pin.
Data on the DOUT pin changes on the rising edge of CCLK.
Note that DOUT changes on the falling edge of CCLK for
some Xilinx families but mixed daisy chains are allowed.
Configuration must be delayed until INIT pins of all
daisy-chained FPGAs are High. For more information, see
Start-up, page
The maximum amount of data that can be sent to the DOUT
pin for a serial daisy chain is 2
or 33,554,400 bits, which is approximately 8 XC2S600E bit-
streams. The configuration bitstream of downstream
devices is limited to this size.
PROM
Xilinx
GND
49.
Spartan-IIE FPGA Family: Functional Description
CEO
3.3V
V
CC
23.
M2
DIN
CCLK
PROGRAM
DONE
M0 M1
Ω
Spartan-IIE
20
resistor.
(Slave)
-1 (1,048,575) 32-bit words,
GND
V
V
3.3V
DOUT
CCO
CCINT
INIT
1.8V
DS077-2_04_061708
Figure 24,
25

Related parts for XC2S100E-6FT256I