N25Q128A13BF840E NUMONYX, N25Q128A13BF840E Datasheet - Page 92

no-image

N25Q128A13BF840E

Manufacturer Part Number
N25Q128A13BF840E
Description
128MBQUAD IO,XIP VDFPN 8X6 3VT&R
Manufacturer
NUMONYX
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
N25Q128A13BF840E
Manufacturer:
MICRON
Quantity:
20 000
92/180
S
C
DQ0
S
C
DQ0
DQ1
DQ1
several Dual Input Fast Program (DIFP) sequences each containing only a few bytes. See
Table 32.: AC
Chip Select (S) must be driven High after the eighth bit of the last data byte has been
latched in, otherwise the Dual Input Fast Program (DIFP) instruction is not executed.
As soon as Chip Select (S) is driven High, the self-timed Page Program cycle (whose
duration is top) is initiated. While the Dual Input Fast Program (DIFP) cycle is in progress,
the Status Register and the Flag Status Register may be read to check if the internal modify
cycle is finished. At some unspecified time before the cycle is completed, the Write Enable
Latch (WEL) bit is reset.
A Dual Input Fast Program (DIFP) instruction applied to a page that is protected by the
Block Protect (BP3, BP2, BP1, BP0 and TB) bits is not executed.
Dual Input Fast Program cycle can be paused by mean of Program/Erase Suspend (PES)
instruction and resumed by mean of Program/Erase Resume (PER) instruction.
Figure 21. Dual Input Fast Program instruction sequence
MSB
6
7
32
DATA IN 1
0
4
5
33
1
2
3
34
2
Instruction
Characteristics.
0
1
35 36 37 38 39 40 41 42
MSB
3
6
7 5
DATA IN 2
4
4
5
2
3
High Impedance
6
1
0
7
MSB
6
7 5
DATA IN 3
23
8
4
22 21
9 10
2
3
24-bit address
0
1
43
MSB
6
7 5
44 45 46 47
DATA IN 4
3
28 29 30 31
4
2
3
2
1
0
1
0
MSB
6
7
DATA IN 5
4
5
2
3
0
1
MSB
6
DATA IN 256
7
4
5
2
3
0
1
AI14229

Related parts for N25Q128A13BF840E