DS2174QN Maxim Integrated Products, DS2174QN Datasheet
DS2174QN
Specifications of DS2174QN
Available stocks
Related parts for DS2174QN
DS2174QN Summary of contents
Page 1
... Detects polynomial test patterns in the presence of bit error rates § Programmable for serial, 4-bit parallel, or 8-bit parallel data interfaces § Serial mode clock rate is 155MHz; byte mode is 80MHz for a net 622Mbps; OC-3 § Available in 44-pin PLCC ORDERING INFORMATION PART DS2174Q 39 D2 DS2174QN TDAT7 35 TDAT6 34 GND 33 ...
Page 2
GENERAL OPERATION 1 ATTERN ENERATION 1.1.1 Polynomial Generation.......................................................................................... 4 1.1.2 Repetitive Pattern Generation 1 ATTERN YNCHRONIZATION 1.2.1 Synchronization...................................................................................................... 5 1.2.2 Polynomial Synchronization 1.2.3 Repetitive Pattern Synchronization 1 (BER RROR ...
Page 3
FIGURE 1-1. BLOCK DIAGRAM FIGURE 6-1. READ TIMING FIGURE 6-2. WRITE TIMING.................................................................................................................. 21 FIGURE 6-3. TRANSMIT INTERFACE FIGURE 6-4. RECEIVE INTERFACE TIMING TABLE 1-A. PIN ASSIGNMENT TABLE 2-A. REGISTER MAP TABLE 3-A. MODE SELECT................................................................................................................... 13 TABLE 3-B. ERROR BIT INSERTION.................................................................................................... ...
Page 4
GENERAL OPERATION 1.1 Pattern Generation 1.1.1 Polynomial Generation The DS2174 has a tap select register that can be used as a mask to tap bits in the feedback path of the polynomial generator. It also features ...
Page 5
Pattern Synchronization 1.2.1 Synchronization The receiver synchronizes to the same pattern that is being transmitted. The pattern must be error free when the synchronizer is online. Once synchronized, an error density of 6 bits in 64 causes the receiver ...
Page 6
Clock Discussion There are two methods for moving test patterns through a telecom network. 1) The clock applied to TCLK and RCLK can be gapped by other devices on the target system. The gapped clock would be applied to ...
Page 7
Table 1-A. Pin Assignment PIN SYMBOL I VDD — 2 RCLK 3 RCLK_EN 4 RDAT0 5 RDAT1 6 RDAT2 7 RDAT3 8 RDAT4 9 RDAT5 10 RDAT6 11 RDAT7 12, 22, 29, GND — ...
Page 8
Detailed Pin Description Signal Name: RCLK Signal Description: Receive Clock Signal Type: Input Receive clock input 155MHz clock to operate the receive circuit. Input data at RDATn is sampled on the rising edge of RCLK. Signal ...
Page 9
Signal Name: TEST Signal Description: TEST Input Signal Type: Input (with internal 10kΩ pullup) Test Input. Should be left floating or held high. Signal Name: TCLK Signal Description: Transmit Clock Signal Type: Input Transmit Clock Input 155MHz ...
Page 10
PARALLEL CONTROL INTERFACE Access to the registers is provided through a nonmultiplexed parallel port. The data bus is 8 bits wide; the address bus is 4 bits wide. Control registers are accessed directly; memory for long repetitive patterns is ...
Page 11
CONTROL REGISTERS Control Register 1 (Address = 0h) (MSB) SYNCE RSYNC LC SYMBOL SYNC Enable SYNCE 0 = Auto resync enabled 1 = Auto resync disabled Initiate Manual Resync Process. A rising edge causes the device to go RSYNC ...
Page 12
Control Register 2 (Address = 1h) (MSB) MODE1 MODE0 TINV SYMBOL MODE1 Mode Select Bit 1 (Table 3-A) MODE0 Mode Select Bit 0 (Table 3-A) Transmit Data Inversion Select TINV not invert outbound data 1 = Invert ...
Page 13
Mode Select The DS2174 is configured to operate in bit, nibble, or byte mode by using the MODE1/MODE0 bits in Control Register 2. Table 3-A. Mode Select MODE1 MODE0 OPERATION MODE ...
Page 14
Control Register 3 (Address = 2h) (MSB) PL7 PL6 SYMBOL PL7 Pattern Length Bit 7. Bit 7 of [8:0] end address of repetitive pattern data. PL6 Pattern Length Bit 6. Bit 6 of [8:0] end address of repetitive pattern data. ...
Page 15
Status Register The status register contains information about the real-time status of the DS2174. When a particular event has occurred, the appropriate bit in the register is set All of the bits in this register (except ...
Page 16
Table 3-C. Pseudorandom Pattern Generation PATTERN TYPE 3 2 – 1 (Notes 1 and – 1 (Note – 1 (Note – 1 (Note – 1 Fractional T1 LB ...
Page 17
Test Register Test register used for factory test. All bits must be set to 0 for proper operation. Test Register (Address = 9h) (MSB) TEST TEST TEST SYMBOL TEST Factory Use. Must be set to 0 for proper operation. ...
Page 18
RAM ACCESS 4.1 Indirect Addressing 512 bytes of memory, which is addressed indirectly, are available for repetitive patterns. Data bytes are loaded one at a time into the indirect address register at address 0Fh. The RAM mode control bit, ...
Page 19
... Output Current at 2.4V Output Current at 2.4V Output Current at 0.4V Output Current at 0.4V NOTES: 1) TCLK = RCLK = 155MHz serial mode; outputs open-circuited or 80MHz byte mode < V < Applies to TDAT when tri-stated. 4) Applies to TDAT[0] and TCLKO. = -40°C to +85°C for DS2174QN) A SYMBOL MIN TYP 3.0 3 ...
Page 20
... DATA OUT Table 6-A. PARALLEL PORT READ TIMING (V = 3.0V to 3.6V 0°C to +70°C for DS2174Q for DS2174QN) PARAMETER CS Setup Time Before RD¯ A(3:0) Setup Time Before RD¯ A(3:0) Hold Time After RD RD Pulse Width DATA Output Delay After RD¯ DATA Float Time After RD ...
Page 21
... DATA IN Table 6-B. PARALLEL PORT WRITE TIMING (V = 3.0V to 3.6V 0°C to +70°C for DS2174Q for DS2174QN) PARAMETER CS Setup Time Before WR¯ A(3:0) Setup Time Before WR¯ A(3:0) Hold Time After WR WR Pulse Width DATA Setup Time Before WR DATA Hold Time After WR ...
Page 22
... TDAT Table 6-C. TRANSMIT DATA TIMING (V = 3.0V to 3.6V for DS2174QN) PARAMETER TCLK Clock Period (Nibble/Byte Mode) TCLK High Time (Nibble/Byte Mode) TCLK Low Time (Nibble/Byte Mode) TCLK Clock Period (Bit Mode) TCLK High Time (Bit Mode) TCLK Low Time (Bit Mode) TCLK_EN Setup Time Before TCLK ...
Page 23
... RDAT RCLK_EN Table 6-D. RECEIVE DATA TIMING (V = 3.0V to 3.6V 0° for DS2174QN) PARAMETER RCLK Clock Period (Nibble/Byte Mode) RCLK High Time (Nibble/Byte Mode) RCLK Low Time (Nibble/Byte Mode) RCLK Clock Period (Bit Mode) RCLK High Time (Bit Mode) RCLK Low Time (Bit Mode) RCLK_EN Setup Time Before RCLK ...
Page 24
MECHANICAL DIMENSIONS ...