EVAL-ADUC7060QSPZ Analog Devices Inc, EVAL-ADUC7060QSPZ Datasheet - Page 12

no-image

EVAL-ADUC7060QSPZ

Manufacturer Part Number
EVAL-ADUC7060QSPZ
Description
Quick Start Development System
Manufacturer
Analog Devices Inc
Series
QuickStart™ PLUS Kitr
Type
MCU, ARM7r
Datasheet

Specifications of EVAL-ADUC7060QSPZ

Contents
Evaluation Board, Power Supply, Cable, Software, Emulator and Documentation
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
ADuC7060
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5189809
ADuC7060
Table 6. SPI Slave Mode Timing (Phase Mode = 0)
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
1
2
CS
SL
SH
DAV
DSU
DHD
DF
DR
SR
SF
DOCS
SFS
t
t
UCLK
HCLK
= 23.9 ns. It corresponds to the 41.78 MHz internal clock from the PLL before the clock divider.
depends on the clock divider or CD bits in PLLCON MMR. t
(POLARITY = 0)
(POLARITY = 1)
Description
CS to SCLOCK edge
SCLOCK low pulse width
SCLOCK high pulse width
Data output valid after SCLOCK edge
Data input setup time before SCLOCK edge
Data input hold time after SCLOCK edge
Data output fall time
Data output rise time
SCLOCK rise time
SCLOCK fall time
Data output valid after CS edge
CS high after SCLOCK edge
SCLOCK
SCLOCK
MISO
MOSI
CS
t
DOCS
t
1
CS
t
DSU
MSB IN
2
2
t
MSB
DHD
t
SH
Figure 6. SPI Slave Mode Timing (Phase Mode = 0)
t
DF
HCLK
t
DAV
= t
1
UCLK
1
t
Rev. 0 | Page 12 of 100
SL
/2
t
CD
DR
Min
(2 × t
1 × t
2 × t
1
1
0
BITS 6 TO 1
BITS 6 TO 1
.
UCLK
UCLK
HCLK
) + (2 × t
UCLK
)
LSB IN
Typ
(SPIDIV + 1) × t
(SPIDIV + 1) × t
30
30
t
SR
LSB
t
SF
HCLK
HCLK
t
SFS
Max
40
40
40
10
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EVAL-ADUC7060QSPZ