CY7C68300C-56LFXC Cypress Semiconductor Corp, CY7C68300C-56LFXC Datasheet - Page 3

IC,Bus Controller,LLCC,56PIN

CY7C68300C-56LFXC

Manufacturer Part Number
CY7C68300C-56LFXC
Description
IC,Bus Controller,LLCC,56PIN
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C68300C-56LFXC

Controller Type
USB 2.0 Controller
Interface
I²C
Voltage - Supply
3.15 V ~ 3.45 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-VQFN Exposed Pad, 56-HVQFN, 56-SQFN, 56-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY4615B - KIT USB TO ATA REFERENCE DESIGN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
428-2265
CY7C68300C-56LFXC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CYPRESS
Quantity:
5 488
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
The ATA/ATAPI port of the AT2LP is connected to one or two
mass storage devices. A 4 KB buffer maximizes ATA/ATAPI data
transfer rates by minimizing losses due to device seek times. The
ATA interface supports ATA PIO modes 0, 3, and 4, multiword
DMA mode 2, and Ultra DMA modes 2, 3, and 4.
The device initialization process is configurable, enabling the
AT2LP to initialize ATA/ATAPI devices without software inter-
vention.
CY7C68300A Compatibility
As mentioned in the previous section, the CY7C68300C/301C
contains a backward compatibility mode that enables it to be
used in existing EZ-USB AT2 (CY7C68300A) designs. The
backward compatibility mode is enabled by programming the
EEPROM with the CY7C68300A signature.
During startup, the AT2LP checks the I
with a valid signature in the first two bytes. If the signature is
0x4D4D, the AT2LP configures itself for pin-to-pin compatibility
with the AT2 and begins normal mass storage operation. If the
signature is 0x534B, the AT2LP configures itself with the AT2LP
pinout and begins normal mass storage operation.
Refer to the logic flow in
pinout selection process.
Most designs that use the AT2 can migrate to the AT2LP with no
changes to either the board layout or EEPROM data. Cypress
has published an application note focused on migrating from the
AT2 to the AT2LP to help expedite the process. It can be
downloaded from the Cypress website (http://www.cypress.com)
or obtained through a Cypress representative.
Document 001-05809 Rev. *B
Figure 1
for more information on the
2
C™ bus for an EEPROM
Figure 1. Simplified Pinout Selection Flowchart
Normal Operation
Read EEPROM
(CY7C68300A)
EZ-USB AT2
EEPROM
Signature
0x4D4D?
Pinout
CY7C68300C, CY7C68301C
CY7C68320C, CY7C68321C
Yes
Set
No
EZ-USB AT2LP
(CY7C68300B)
Pinout
Set
Page 3 of 42
[+] Feedback

Related parts for CY7C68300C-56LFXC