CS5340-CZZR Cirrus Logic Inc, CS5340-CZZR Datasheet - Page 18

no-image

CS5340-CZZR

Manufacturer Part Number
CS5340-CZZR
Description
IC,A/D CONVERTER,DUAL,24-BIT,TSSOP,16PIN
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5340-CZZR

Number Of Bits
24
Sampling Rate (per Second)
200k
Data Interface
Serial
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1544 - BOARD EVAL FOR CS5340 STEREO ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5340-CZZR
Manufacturer:
Cirrus Logic
Quantity:
4 000
Part Number:
CS5340-CZZR
Manufacturer:
CIRRUS/PBF
Quantity:
15
Part Number:
CS5340-CZZR
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS5340-CZZR
0
Part Number:
CS5340-CZZR-
Manufacturer:
MS
Quantity:
10 000
18
4.4
4.5
4.6
4.7
Power-Up Sequence
Reliable power-up can be accomplished by keeping the device in reset until the power supplies, clocks and
configuration pins are stable. It is also recommended that reset be enabled if the analog or digital supplies
drop below the minimum specified operating voltages to prevent power-glitch-related issues.
Analog Connections
The analog modulator samples the input at half of the MCLK frequency, or nominally 6.144 MHz. The digital
filter will reject signals within the stopband of the filter. However, there is no rejection for input signals which
are multiples of the input sampling frequency (n
shows the suggested filter that will attenuate any noise energy at 6.144 MHz, in addition to providing the
optimum source impedance for the modulators. The use of capacitors which have a large voltage coefficient
(such as general purpose ceramics) must be avoided since these can degrade signal linearity.
Grounding and Power Supply Decoupling
As with any high-resolution converter, achieving optimal performance from the CS5340 requires careful at-
tention to power supply and grounding arrangements.
ments, with VA and VL connected to clean supplies. VD, which powers the digital filter, may be run from the
system logic supply or may be powered from the analog supply via a resistor. In this case, no additional
devices should be powered from VD. Decoupling capacitors should be as near to the ADC as possible, with
the low-value ceramic capacitor being the nearest. All signals, especially clocks, should be kept away from
the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decou-
pling capacitors, particularly the 0.01 µF, must be positioned to minimize the electrical path from FILT+ and
REF_GND. Furthermore, all ground pins on CS5340 should be referenced to the same ground reference.
The CDB5340 evaluation board demonstrates the optimum layout and power supply arrangements. To min-
imize digital noise, connect the ADC digital outputs only to CMOS inputs.
Synchronization of Multiple Devices
In systems where multiple ADCs are required, the user can achieve simultaneous sampling if the MCLK and
LRCK signals are the same for all of the CS5340’s in the system. If only one master clock source is needed,
one solution is to place one CS5340 in Master mode, and slave all of the other CS5340’s to the one master.
If multiple master clock sources are needed, a possible solution would be to supply all clocks from the same
external source and time the CS5340 reset with the inactive (falling) edge of MCLK. This will ensure that all
converters begin sampling on the same clock edge.
AINx
Figure 21. CS5340 Recommended Analog Input Buffer
4.7 µF
100 kΩ
100 kΩ
VA
Confidential Draft
634 Ω
3/11/08
×
C0G
470 pF
6.144 MHz), where n=0,1,2,... Refer to
Figure 17
2700 pF
91 Ω
shows the recommended power arrange-
CS5340 AINx
Figure 21
CS5340
DS601F2
which

Related parts for CS5340-CZZR